diff --git a/[refs] b/[refs] index 377b7e145d85..cb60001f5f34 100644 --- a/[refs] +++ b/[refs] @@ -1,2 +1,2 @@ --- -refs/heads/master: dec80537cc2bcfc28d692f62a6dbbba26ed69238 +refs/heads/master: 185b34d2b18dbaff8a18962ca84f90016c90ff07 diff --git a/trunk/drivers/staging/cxt1e1/musycc.h b/trunk/drivers/staging/cxt1e1/musycc.h index b6a282b9a5d1..7deb60769999 100644 --- a/trunk/drivers/staging/cxt1e1/musycc.h +++ b/trunk/drivers/staging/cxt1e1/musycc.h @@ -48,8 +48,8 @@ #define INT_QUEUE_SIZE MUSYCC_NIQD /* RAM image of MUSYCC registers laid out as a C structure */ - struct musycc_groupr - { +struct musycc_groupr +{ VINT32 thp[32]; /* Transmit Head Pointer [5-29] */ VINT32 tmp[32]; /* Transmit Message Pointer [5-30] */ VINT32 rhp[32]; /* Receive Head Pointer [5-29] */ @@ -67,11 +67,11 @@ VINT32 mpd; /* Memory Protection Descriptor [5-18] */ VINT32 mld; /* Message Length Descriptor [5-20] */ VINT32 pcd; /* Port Configuration Descriptor [5-19] */ - }; +}; /* hardware MUSYCC registers laid out as a C structure */ - struct musycc_globalr - { +struct musycc_globalr +{ VINT32 gbp; /* Group Base Pointer */ VINT32 dacbp; /* Dual Address Cycle Base Pointer */ VINT32 srd; /* Service Request Descriptor */ @@ -100,7 +100,7 @@ VINT32 pcd; /* Port Configuration Descriptor [5-19] */ VINT32 rbist; /* Receive BIST status [5-4] */ VINT32 tbist; /* Receive BIST status [5-4] */ - }; +}; /* Global Config Descriptor bit macros */ #define MUSYCC_GCD_ECLK_ENABLE 0x00000800 /* EBUS clock enable */