Skip to content
Navigation Menu
Toggle navigation
Sign in
In this repository
All GitHub Enterprise
↵
Jump to
↵
No suggested jump to results
In this repository
All GitHub Enterprise
↵
Jump to
↵
In this organization
All GitHub Enterprise
↵
Jump to
↵
In this repository
All GitHub Enterprise
↵
Jump to
↵
Sign in
Reseting focus
You signed in with another tab or window.
Reload
to refresh your session.
You signed out in another tab or window.
Reload
to refresh your session.
You switched accounts on another tab or window.
Reload
to refresh your session.
Dismiss alert
{{ message }}
mariux64
/
linux
Public
Notifications
You must be signed in to change notification settings
Fork
0
Star
0
Code
Issues
1
Pull requests
0
Actions
Projects
0
Wiki
Security
Insights
Additional navigation options
Code
Issues
Pull requests
Actions
Projects
Wiki
Security
Insights
Files
4f71d0c
Documentation
arch
block
crypto
drivers
accessibility
acpi
amba
ata
atm
auxdisplay
base
bcma
block
bluetooth
bus
cdrom
char
clk
clocksource
connector
cpufreq
cpuidle
crypto
dca
devfreq
dio
dma
edac
eisa
extcon
firewire
firmware
fmc
gpio
gpu
drm
armada
ast
bochs
bridge
cirrus
exynos
gma500
i2c
i810
i915
mga
mgag200
msm
nouveau
omapdrm
panel
qxl
r128
radeon
rcar-du
savage
shmobile
sis
tdfx
tegra
Kconfig
Makefile
bus.c
dc.c
dc.h
dpaux.c
dpaux.h
drm.c
drm.h
dsi.c
dsi.h
fb.c
gem.c
gem.h
gr2d.c
gr2d.h
gr3d.c
gr3d.h
hdmi.c
hdmi.h
mipi-phy.c
mipi-phy.h
output.c
rgb.c
sor.c
sor.h
tilcdc
ttm
udl
via
vmwgfx
Kconfig
Makefile
README.drm
ati_pcigart.c
drm_agpsupport.c
drm_auth.c
drm_buffer.c
drm_bufs.c
drm_cache.c
drm_context.c
drm_crtc.c
drm_crtc_helper.c
drm_crtc_internal.h
drm_debugfs.c
drm_dma.c
drm_dp_helper.c
drm_drv.c
drm_edid.c
drm_edid_load.c
drm_encoder_slave.c
drm_fb_cma_helper.c
drm_fb_helper.c
drm_flip_work.c
drm_fops.c
drm_gem.c
drm_gem_cma_helper.c
drm_global.c
drm_hashtab.c
drm_info.c
drm_ioc32.c
drm_ioctl.c
drm_irq.c
drm_lock.c
drm_memory.c
drm_mipi_dsi.c
drm_mm.c
drm_modes.c
drm_panel.c
drm_pci.c
drm_plane_helper.c
drm_platform.c
drm_prime.c
drm_probe_helper.c
drm_rect.c
drm_scatter.c
drm_stub.c
drm_sysfs.c
drm_trace.h
drm_trace_points.c
drm_usb.c
drm_vm.c
drm_vma_manager.c
host1x
vga
Makefile
hid
hsi
hv
hwmon
hwspinlock
i2c
ide
idle
iio
infiniband
input
iommu
ipack
irqchip
isdn
leds
lguest
macintosh
mailbox
mcb
md
media
memory
memstick
message
mfd
misc
mmc
mtd
net
nfc
ntb
nubus
of
oprofile
parisc
parport
pci
pcmcia
phy
pinctrl
platform
pnp
power
powercap
pps
ps3
ptp
pwm
rapidio
regulator
remoteproc
reset
rpmsg
rtc
s390
sbus
scsi
sfi
sh
sn
spi
spmi
ssb
staging
target
tc
thermal
tty
uio
usb
uwb
vfio
vhost
video
virt
virtio
vlynq
vme
w1
watchdog
xen
zorro
Kconfig
Makefile
firmware
fs
include
init
ipc
kernel
lib
mm
net
samples
scripts
security
sound
tools
usr
virt
.gitignore
.mailmap
COPYING
CREDITS
Kbuild
Kconfig
MAINTAINERS
Makefile
README
REPORTING-BUGS
Breadcrumbs
linux
/
drivers
/
gpu
/
drm
/
tegra
/
dpaux.c
Copy path
Blame
Blame
Latest commit
History
History
562 lines (430 loc) · 12.2 KB
Breadcrumbs
linux
/
drivers
/
gpu
/
drm
/
tegra
/
dpaux.c
Top
File metadata and controls
Code
Blame
562 lines (430 loc) · 12.2 KB
Raw
/* * Copyright (C) 2013 NVIDIA Corporation * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */ #include <linux/clk.h> #include <linux/delay.h> #include <linux/gpio.h> #include <linux/interrupt.h> #include <linux/io.h> #include <linux/of_gpio.h> #include <linux/platform_device.h> #include <linux/reset.h> #include <linux/regulator/consumer.h> #include <drm/drm_dp_helper.h> #include <drm/drm_panel.h> #include "dpaux.h" #include "drm.h" static DEFINE_MUTEX(dpaux_lock); static LIST_HEAD(dpaux_list); struct tegra_dpaux { struct drm_dp_aux aux; struct device *dev; void __iomem *regs; int irq; struct tegra_output *output; struct reset_control *rst; struct clk *clk_parent; struct clk *clk; struct regulator *vdd; struct completion complete; struct list_head list; }; static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux) { return container_of(aux, struct tegra_dpaux, aux); } static inline unsigned long tegra_dpaux_readl(struct tegra_dpaux *dpaux, unsigned long offset) { return readl(dpaux->regs + (offset << 2)); } static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux, unsigned long value, unsigned long offset) { writel(value, dpaux->regs + (offset << 2)); } static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer, size_t size) { unsigned long offset = DPAUX_DP_AUXDATA_WRITE(0); size_t i, j; for (i = 0; i < size; i += 4) { size_t num = min_t(size_t, size - i, 4); unsigned long value = 0; for (j = 0; j < num; j++) value |= buffer[i + j] << (j * 8); tegra_dpaux_writel(dpaux, value, offset++); } } static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer, size_t size) { unsigned long offset = DPAUX_DP_AUXDATA_READ(0); size_t i, j; for (i = 0; i < size; i += 4) { size_t num = min_t(size_t, size - i, 4); unsigned long value; value = tegra_dpaux_readl(dpaux, offset++); for (j = 0; j < num; j++) buffer[i + j] = value >> (j * 8); } } static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) { unsigned long timeout = msecs_to_jiffies(250); struct tegra_dpaux *dpaux = to_dpaux(aux); unsigned long status; ssize_t ret = 0; u32 value; /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */ if (msg->size > 16) return -EINVAL; /* * Allow zero-sized messages only for I2C, in which case they specify * address-only transactions. */ if (msg->size < 1) { switch (msg->request & ~DP_AUX_I2C_MOT) { case DP_AUX_I2C_WRITE: case DP_AUX_I2C_READ: value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY; break; default: return -EINVAL; } } else { /* For non-zero-sized messages, set the CMDLEN field. */ value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1); } switch (msg->request & ~DP_AUX_I2C_MOT) { case DP_AUX_I2C_WRITE: if (msg->request & DP_AUX_I2C_MOT) value |= DPAUX_DP_AUXCTL_CMD_MOT_WR; else value |= DPAUX_DP_AUXCTL_CMD_I2C_WR; break; case DP_AUX_I2C_READ: if (msg->request & DP_AUX_I2C_MOT) value |= DPAUX_DP_AUXCTL_CMD_MOT_RD; else value |= DPAUX_DP_AUXCTL_CMD_I2C_RD; break; case DP_AUX_I2C_STATUS: if (msg->request & DP_AUX_I2C_MOT) value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ; else value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ; break; case DP_AUX_NATIVE_WRITE: value |= DPAUX_DP_AUXCTL_CMD_AUX_WR; break; case DP_AUX_NATIVE_READ: value |= DPAUX_DP_AUXCTL_CMD_AUX_RD; break; default: return -EINVAL; } tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR); tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL); if ((msg->request & DP_AUX_I2C_READ) == 0) { tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size); ret = msg->size; } /* start transaction */ value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL); value |= DPAUX_DP_AUXCTL_TRANSACTREQ; tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL); status = wait_for_completion_timeout(&dpaux->complete, timeout); if (!status) return -ETIMEDOUT; /* read status and clear errors */ value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT); tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT); if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR) return -ETIMEDOUT; if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) || (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) || (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR)) return -EIO; switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) { case 0x00: msg->reply = DP_AUX_NATIVE_REPLY_ACK; break; case 0x01: msg->reply = DP_AUX_NATIVE_REPLY_NACK; break; case 0x02: msg->reply = DP_AUX_NATIVE_REPLY_DEFER; break; case 0x04: msg->reply = DP_AUX_I2C_REPLY_NACK; break; case 0x08: msg->reply = DP_AUX_I2C_REPLY_DEFER; break; } if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) { if (msg->request & DP_AUX_I2C_READ) { size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK; if (WARN_ON(count != msg->size)) count = min_t(size_t, count, msg->size); tegra_dpaux_read_fifo(dpaux, msg->buffer, count); ret = count; } } return ret; } static irqreturn_t tegra_dpaux_irq(int irq, void *data) { struct tegra_dpaux *dpaux = data; irqreturn_t ret = IRQ_HANDLED; unsigned long value; /* clear interrupts */ value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX); tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX); if (value & DPAUX_INTR_PLUG_EVENT) { if (dpaux->output) { drm_helper_hpd_irq_event(dpaux->output->connector.dev); } } if (value & DPAUX_INTR_UNPLUG_EVENT) { if (dpaux->output) drm_helper_hpd_irq_event(dpaux->output->connector.dev); } if (value & DPAUX_INTR_IRQ_EVENT) { /* TODO: handle this */ } if (value & DPAUX_INTR_AUX_DONE) complete(&dpaux->complete); return ret; } static int tegra_dpaux_probe(struct platform_device *pdev) { struct tegra_dpaux *dpaux; struct resource *regs; unsigned long value; int err; dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL); if (!dpaux) return -ENOMEM; init_completion(&dpaux->complete); INIT_LIST_HEAD(&dpaux->list); dpaux->dev = &pdev->dev; regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); dpaux->regs = devm_ioremap_resource(&pdev->dev, regs); if (IS_ERR(dpaux->regs)) return PTR_ERR(dpaux->regs); dpaux->irq = platform_get_irq(pdev, 0); if (dpaux->irq < 0) { dev_err(&pdev->dev, "failed to get IRQ\n"); return -ENXIO; } dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux"); if (IS_ERR(dpaux->rst)) return PTR_ERR(dpaux->rst); dpaux->clk = devm_clk_get(&pdev->dev, NULL); if (IS_ERR(dpaux->clk)) return PTR_ERR(dpaux->clk); err = clk_prepare_enable(dpaux->clk); if (err < 0) return err; reset_control_deassert(dpaux->rst); dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent"); if (IS_ERR(dpaux->clk_parent)) return PTR_ERR(dpaux->clk_parent); err = clk_prepare_enable(dpaux->clk_parent); if (err < 0) return err; err = clk_set_rate(dpaux->clk_parent, 270000000); if (err < 0) { dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n", err); return err; } dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd"); if (IS_ERR(dpaux->vdd)) return PTR_ERR(dpaux->vdd); err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0, dev_name(dpaux->dev), dpaux); if (err < 0) { dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n", dpaux->irq, err); return err; } dpaux->aux.transfer = tegra_dpaux_transfer; dpaux->aux.dev = &pdev->dev; err = drm_dp_aux_register(&dpaux->aux); if (err < 0) return err; /* enable and clear all interrupts */ value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT | DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT; tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX); tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX); mutex_lock(&dpaux_lock); list_add_tail(&dpaux->list, &dpaux_list); mutex_unlock(&dpaux_lock); platform_set_drvdata(pdev, dpaux); return 0; } static int tegra_dpaux_remove(struct platform_device *pdev) { struct tegra_dpaux *dpaux = platform_get_drvdata(pdev); drm_dp_aux_unregister(&dpaux->aux); mutex_lock(&dpaux_lock); list_del(&dpaux->list); mutex_unlock(&dpaux_lock); clk_disable_unprepare(dpaux->clk_parent); reset_control_assert(dpaux->rst); clk_disable_unprepare(dpaux->clk); return 0; } static const struct of_device_id tegra_dpaux_of_match[] = { { .compatible = "nvidia,tegra124-dpaux", }, { }, }; struct platform_driver tegra_dpaux_driver = { .driver = { .name = "tegra-dpaux", .of_match_table = tegra_dpaux_of_match, }, .probe = tegra_dpaux_probe, .remove = tegra_dpaux_remove, }; struct tegra_dpaux *tegra_dpaux_find_by_of_node(struct device_node *np) { struct tegra_dpaux *dpaux; mutex_lock(&dpaux_lock); list_for_each_entry(dpaux, &dpaux_list, list) if (np == dpaux->dev->of_node) { mutex_unlock(&dpaux_lock); return dpaux; } mutex_unlock(&dpaux_lock); return NULL; } int tegra_dpaux_attach(struct tegra_dpaux *dpaux, struct tegra_output *output) { unsigned long timeout; int err; dpaux->output = output; err = regulator_enable(dpaux->vdd); if (err < 0) return err; timeout = jiffies + msecs_to_jiffies(250); while (time_before(jiffies, timeout)) { enum drm_connector_status status; status = tegra_dpaux_detect(dpaux); if (status == connector_status_connected) return 0; usleep_range(1000, 2000); } return -ETIMEDOUT; } int tegra_dpaux_detach(struct tegra_dpaux *dpaux) { unsigned long timeout; int err; err = regulator_disable(dpaux->vdd); if (err < 0) return err; timeout = jiffies + msecs_to_jiffies(250); while (time_before(jiffies, timeout)) { enum drm_connector_status status; status = tegra_dpaux_detect(dpaux); if (status == connector_status_disconnected) { dpaux->output = NULL; return 0; } usleep_range(1000, 2000); } return -ETIMEDOUT; } enum drm_connector_status tegra_dpaux_detect(struct tegra_dpaux *dpaux) { unsigned long value; value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT); if (value & DPAUX_DP_AUXSTAT_HPD_STATUS) return connector_status_connected; return connector_status_disconnected; } int tegra_dpaux_enable(struct tegra_dpaux *dpaux) { unsigned long value; value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) | DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) | DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) | DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV | DPAUX_HYBRID_PADCTL_MODE_AUX; tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL); value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE); value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN; tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE); return 0; } int tegra_dpaux_disable(struct tegra_dpaux *dpaux) { unsigned long value; value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE); value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN; tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE); return 0; } int tegra_dpaux_prepare(struct tegra_dpaux *dpaux, u8 encoding) { int err; err = drm_dp_dpcd_writeb(&dpaux->aux, DP_MAIN_LINK_CHANNEL_CODING_SET, encoding); if (err < 0) return err; return 0; } int tegra_dpaux_train(struct tegra_dpaux *dpaux, struct drm_dp_link *link, u8 pattern) { u8 tp = pattern & DP_TRAINING_PATTERN_MASK; u8 status[DP_LINK_STATUS_SIZE], values[4]; unsigned int i; int err; err = drm_dp_dpcd_writeb(&dpaux->aux, DP_TRAINING_PATTERN_SET, pattern); if (err < 0) return err; if (tp == DP_TRAINING_PATTERN_DISABLE) return 0; for (i = 0; i < link->num_lanes; i++) values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED | DP_TRAIN_PRE_EMPHASIS_0 | DP_TRAIN_MAX_SWING_REACHED | DP_TRAIN_VOLTAGE_SWING_400; err = drm_dp_dpcd_write(&dpaux->aux, DP_TRAINING_LANE0_SET, values, link->num_lanes); if (err < 0) return err; usleep_range(500, 1000); err = drm_dp_dpcd_read_link_status(&dpaux->aux, status); if (err < 0) return err; switch (tp) { case DP_TRAINING_PATTERN_1: if (!drm_dp_clock_recovery_ok(status, link->num_lanes)) return -EAGAIN; break; case DP_TRAINING_PATTERN_2: if (!drm_dp_channel_eq_ok(status, link->num_lanes)) return -EAGAIN; break; default: dev_err(dpaux->dev, "unsupported training pattern %u\n", tp); return -EINVAL; } err = drm_dp_dpcd_writeb(&dpaux->aux, DP_EDP_CONFIGURATION_SET, 0); if (err < 0) return err; return 0; }
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
You can’t perform that action at this time.