Skip to content
Navigation Menu
Toggle navigation
Sign in
In this repository
All GitHub Enterprise
↵
Jump to
↵
No suggested jump to results
In this repository
All GitHub Enterprise
↵
Jump to
↵
In this organization
All GitHub Enterprise
↵
Jump to
↵
In this repository
All GitHub Enterprise
↵
Jump to
↵
Sign in
Reseting focus
You signed in with another tab or window.
Reload
to refresh your session.
You signed out in another tab or window.
Reload
to refresh your session.
You switched accounts on another tab or window.
Reload
to refresh your session.
Dismiss alert
{{ message }}
mariux64
/
linux
Public
Notifications
You must be signed in to change notification settings
Fork
0
Star
0
Code
Issues
2
Pull requests
0
Actions
Projects
0
Wiki
Security
Insights
Additional navigation options
Code
Issues
Pull requests
Actions
Projects
Wiki
Security
Insights
Files
91e8d0c
Documentation
arch
block
certs
crypto
drivers
accessibility
acpi
amba
android
ata
atm
auxdisplay
base
bcma
block
bluetooth
bus
cdrom
char
clk
clocksource
Kconfig
Makefile
acpi_pm.c
arm_arch_timer.c
arm_global_timer.c
armv7m_systick.c
asm9260_timer.c
bcm2835_timer.c
bcm_kona_timer.c
cadence_ttc_timer.c
clksrc-dbx500-prcmu.c
clksrc-probe.c
clksrc_st_lpc.c
clps711x-timer.c
cs5535-clockevt.c
dummy_timer.c
dw_apb_timer.c
dw_apb_timer_of.c
em_sti.c
exynos_mct.c
fsl_ftm_timer.c
h8300_timer16.c
h8300_timer8.c
h8300_tpu.c
i8253.c
meson6_timer.c
metag_generic.c
mips-gic-timer.c
mmio.c
moxart_timer.c
mps2-timer.c
mtk_timer.c
mxs_timer.c
nomadik-mtu.c
numachip.c
pxa_timer.c
qcom-timer.c
rockchip_timer.c
samsung_pwm_timer.c
scx200_hrt.c
sh_cmt.c
sh_mtu2.c
sh_tmu.c
sun4i_timer.c
tango_xtal.c
tcb_clksrc.c
tegra20_timer.c
time-armada-370-xp.c
time-efm32.c
time-lpc32xx.c
time-orion.c
time-pistachio.c
timer-atlas7.c
timer-atmel-pit.c
timer-atmel-st.c
timer-digicolor.c
timer-imx-gpt.c
timer-integrator-ap.c
timer-keystone.c
timer-prima2.c
timer-sp.h
timer-sp804.c
timer-stm32.c
timer-sun5i.c
timer-ti-32k.c
timer-u300.c
versatile.c
vf_pit_timer.c
vt8500_timer.c
zevio-timer.c
connector
cpufreq
cpuidle
crypto
dca
devfreq
dio
dma-buf
dma
edac
eisa
extcon
firewire
firmware
fmc
fpga
gpio
gpu
hid
hsi
hv
hwmon
hwspinlock
hwtracing
i2c
ide
idle
iio
infiniband
input
iommu
ipack
irqchip
isdn
leds
lguest
lightnvm
macintosh
mailbox
mcb
md
media
memory
memstick
message
mfd
misc
mmc
mtd
net
nfc
ntb
nubus
nvdimm
nvme
nvmem
of
oprofile
parisc
parport
pci
pcmcia
perf
phy
pinctrl
platform
pnp
power
powercap
pps
ps3
ptp
pwm
rapidio
ras
regulator
remoteproc
reset
rpmsg
rtc
s390
sbus
scsi
sfi
sh
sn
soc
spi
spmi
ssb
staging
target
tc
thermal
thunderbolt
tty
uio
usb
uwb
vfio
vhost
video
virt
virtio
vlynq
vme
w1
watchdog
xen
zorro
Kconfig
Makefile
firmware
fs
include
init
ipc
kernel
lib
mm
net
samples
scripts
security
sound
tools
usr
virt
.get_maintainer.ignore
.gitignore
.mailmap
COPYING
CREDITS
Kbuild
Kconfig
MAINTAINERS
Makefile
README
REPORTING-BUGS
Breadcrumbs
linux
/
drivers
/
clocksource
/
mps2-timer.c
Blame
Blame
Latest commit
History
History
275 lines (225 loc) · 6.2 KB
Breadcrumbs
linux
/
drivers
/
clocksource
/
mps2-timer.c
Top
File metadata and controls
Code
Blame
275 lines (225 loc) · 6.2 KB
Raw
/* * Copyright (C) 2015 ARM Limited * * Author: Vladimir Murzin <vladimir.murzin@arm.com> * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * */ #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt #include <linux/clk.h> #include <linux/clockchips.h> #include <linux/clocksource.h> #include <linux/err.h> #include <linux/interrupt.h> #include <linux/io.h> #include <linux/irq.h> #include <linux/of_address.h> #include <linux/of.h> #include <linux/of_irq.h> #include <linux/sched_clock.h> #include <linux/slab.h> #define TIMER_CTRL 0x0 #define TIMER_CTRL_ENABLE BIT(0) #define TIMER_CTRL_IE BIT(3) #define TIMER_VALUE 0x4 #define TIMER_RELOAD 0x8 #define TIMER_INT 0xc struct clockevent_mps2 { void __iomem *reg; u32 clock_count_per_tick; struct clock_event_device clkevt; }; static void __iomem *sched_clock_base; static u64 notrace mps2_sched_read(void) { return ~readl_relaxed(sched_clock_base + TIMER_VALUE); } static inline struct clockevent_mps2 *to_mps2_clkevt(struct clock_event_device *c) { return container_of(c, struct clockevent_mps2, clkevt); } static void clockevent_mps2_writel(u32 val, struct clock_event_device *c, u32 offset) { writel_relaxed(val, to_mps2_clkevt(c)->reg + offset); } static int mps2_timer_shutdown(struct clock_event_device *ce) { clockevent_mps2_writel(0, ce, TIMER_RELOAD); clockevent_mps2_writel(0, ce, TIMER_CTRL); return 0; } static int mps2_timer_set_next_event(unsigned long next, struct clock_event_device *ce) { clockevent_mps2_writel(next, ce, TIMER_VALUE); clockevent_mps2_writel(TIMER_CTRL_IE | TIMER_CTRL_ENABLE, ce, TIMER_CTRL); return 0; } static int mps2_timer_set_periodic(struct clock_event_device *ce) { u32 clock_count_per_tick = to_mps2_clkevt(ce)->clock_count_per_tick; clockevent_mps2_writel(clock_count_per_tick, ce, TIMER_RELOAD); clockevent_mps2_writel(clock_count_per_tick, ce, TIMER_VALUE); clockevent_mps2_writel(TIMER_CTRL_IE | TIMER_CTRL_ENABLE, ce, TIMER_CTRL); return 0; } static irqreturn_t mps2_timer_interrupt(int irq, void *dev_id) { struct clockevent_mps2 *ce = dev_id; u32 status = readl_relaxed(ce->reg + TIMER_INT); if (!status) { pr_warn("spurious interrupt\n"); return IRQ_NONE; } writel_relaxed(1, ce->reg + TIMER_INT); ce->clkevt.event_handler(&ce->clkevt); return IRQ_HANDLED; } static int __init mps2_clockevent_init(struct device_node *np) { void __iomem *base; struct clk *clk = NULL; struct clockevent_mps2 *ce; u32 rate; int irq, ret; const char *name = "mps2-clkevt"; ret = of_property_read_u32(np, "clock-frequency", &rate); if (ret) { clk = of_clk_get(np, 0); if (IS_ERR(clk)) { ret = PTR_ERR(clk); pr_err("failed to get clock for clockevent: %d\n", ret); goto out; } ret = clk_prepare_enable(clk); if (ret) { pr_err("failed to enable clock for clockevent: %d\n", ret); goto out_clk_put; } rate = clk_get_rate(clk); } base = of_iomap(np, 0); if (!base) { ret = -EADDRNOTAVAIL; pr_err("failed to map register for clockevent: %d\n", ret); goto out_clk_disable; } irq = irq_of_parse_and_map(np, 0); if (!irq) { ret = -ENOENT; pr_err("failed to get irq for clockevent: %d\n", ret); goto out_iounmap; } ce = kzalloc(sizeof(*ce), GFP_KERNEL); if (!ce) { ret = -ENOMEM; goto out_iounmap; } ce->reg = base; ce->clock_count_per_tick = DIV_ROUND_CLOSEST(rate, HZ); ce->clkevt.irq = irq; ce->clkevt.name = name; ce->clkevt.rating = 200; ce->clkevt.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; ce->clkevt.cpumask = cpu_possible_mask; ce->clkevt.set_state_shutdown = mps2_timer_shutdown, ce->clkevt.set_state_periodic = mps2_timer_set_periodic, ce->clkevt.set_state_oneshot = mps2_timer_shutdown, ce->clkevt.set_next_event = mps2_timer_set_next_event; /* Ensure timer is disabled */ writel_relaxed(0, base + TIMER_CTRL); ret = request_irq(irq, mps2_timer_interrupt, IRQF_TIMER, name, ce); if (ret) { pr_err("failed to request irq for clockevent: %d\n", ret); goto out_kfree; } clockevents_config_and_register(&ce->clkevt, rate, 0xf, 0xffffffff); return 0; out_kfree: kfree(ce); out_iounmap: iounmap(base); out_clk_disable: /* clk_{disable, unprepare, put}() can handle NULL as a parameter */ clk_disable_unprepare(clk); out_clk_put: clk_put(clk); out: return ret; } static int __init mps2_clocksource_init(struct device_node *np) { void __iomem *base; struct clk *clk = NULL; u32 rate; int ret; const char *name = "mps2-clksrc"; ret = of_property_read_u32(np, "clock-frequency", &rate); if (ret) { clk = of_clk_get(np, 0); if (IS_ERR(clk)) { ret = PTR_ERR(clk); pr_err("failed to get clock for clocksource: %d\n", ret); goto out; } ret = clk_prepare_enable(clk); if (ret) { pr_err("failed to enable clock for clocksource: %d\n", ret); goto out_clk_put; } rate = clk_get_rate(clk); } base = of_iomap(np, 0); if (!base) { ret = -EADDRNOTAVAIL; pr_err("failed to map register for clocksource: %d\n", ret); goto out_clk_disable; } /* Ensure timer is disabled */ writel_relaxed(0, base + TIMER_CTRL); /* ... and set it up as free-running clocksource */ writel_relaxed(0xffffffff, base + TIMER_VALUE); writel_relaxed(0xffffffff, base + TIMER_RELOAD); writel_relaxed(TIMER_CTRL_ENABLE, base + TIMER_CTRL); ret = clocksource_mmio_init(base + TIMER_VALUE, name, rate, 200, 32, clocksource_mmio_readl_down); if (ret) { pr_err("failed to init clocksource: %d\n", ret); goto out_iounmap; } sched_clock_base = base; sched_clock_register(mps2_sched_read, 32, rate); return 0; out_iounmap: iounmap(base); out_clk_disable: /* clk_{disable, unprepare, put}() can handle NULL as a parameter */ clk_disable_unprepare(clk); out_clk_put: clk_put(clk); out: return ret; } static void __init mps2_timer_init(struct device_node *np) { static int has_clocksource, has_clockevent; int ret; if (!has_clocksource) { ret = mps2_clocksource_init(np); if (!ret) { has_clocksource = 1; return; } } if (!has_clockevent) { ret = mps2_clockevent_init(np); if (!ret) { has_clockevent = 1; return; } } } CLOCKSOURCE_OF_DECLARE(mps2_timer, "arm,mps2-timer", mps2_timer_init);
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
You can’t perform that action at this time.