Skip to content
Navigation Menu
Toggle navigation
Sign in
In this repository
All GitHub Enterprise
↵
Jump to
↵
No suggested jump to results
In this repository
All GitHub Enterprise
↵
Jump to
↵
In this organization
All GitHub Enterprise
↵
Jump to
↵
In this repository
All GitHub Enterprise
↵
Jump to
↵
Sign in
Reseting focus
You signed in with another tab or window.
Reload
to refresh your session.
You signed out in another tab or window.
Reload
to refresh your session.
You switched accounts on another tab or window.
Reload
to refresh your session.
Dismiss alert
{{ message }}
mariux64
/
linux
Public
Notifications
You must be signed in to change notification settings
Fork
0
Star
0
Code
Issues
2
Pull requests
0
Actions
Projects
0
Wiki
Security
Insights
Additional navigation options
Code
Issues
Pull requests
Actions
Projects
Wiki
Security
Insights
Files
9b6e4c0
Documentation
arch
block
crypto
drivers
accessibility
acpi
amba
ata
atm
auxdisplay
base
bcma
block
bluetooth
bus
cdrom
char
clk
clocksource
connector
cpufreq
cpuidle
crypto
dca
devfreq
dio
dma
edac
eisa
extcon
firewire
firmware
fmc
gpio
gpu
hid
hsi
hv
hwmon
hwspinlock
i2c
ide
idle
iio
infiniband
input
iommu
ipack
irqchip
isdn
leds
lguest
macintosh
mailbox
md
media
memory
Kconfig
Makefile
emif.c
emif.h
mvebu-devbus.c
of_memory.c
of_memory.h
tegra20-mc.c
tegra30-mc.c
memstick
message
mfd
misc
mmc
mtd
net
nfc
ntb
nubus
of
oprofile
parisc
parport
pci
pcmcia
pinctrl
platform
pnp
power
pps
ps3
ptp
pwm
rapidio
regulator
remoteproc
reset
rpmsg
rtc
s390
sbus
scsi
sfi
sh
sn
spi
ssb
staging
target
tc
thermal
tty
uio
usb
uwb
vfio
vhost
video
virt
virtio
vlynq
vme
w1
watchdog
xen
zorro
Kconfig
Makefile
firmware
fs
include
init
ipc
kernel
lib
mm
net
samples
scripts
security
sound
tools
usr
virt
.gitignore
.mailmap
COPYING
CREDITS
Kbuild
Kconfig
MAINTAINERS
Makefile
README
REPORTING-BUGS
Breadcrumbs
linux
/
drivers
/
memory
/
mvebu-devbus.c
Copy path
Blame
Blame
Latest commit
History
History
280 lines (236 loc) · 6.5 KB
Breadcrumbs
linux
/
drivers
/
memory
/
mvebu-devbus.c
Top
File metadata and controls
Code
Blame
280 lines (236 loc) · 6.5 KB
Raw
/* * Marvell EBU SoC Device Bus Controller * (memory controller for NOR/NAND/SRAM/FPGA devices) * * Copyright (C) 2013 Marvell * * This program is free software: you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see <http://www.gnu.org/licenses/>. * */ #include <linux/kernel.h> #include <linux/module.h> #include <linux/slab.h> #include <linux/err.h> #include <linux/io.h> #include <linux/clk.h> #include <linux/mbus.h> #include <linux/of_platform.h> #include <linux/of_address.h> #include <linux/platform_device.h> /* Register definitions */ #define DEV_WIDTH_BIT 30 #define BADR_SKEW_BIT 28 #define RD_HOLD_BIT 23 #define ACC_NEXT_BIT 17 #define RD_SETUP_BIT 12 #define ACC_FIRST_BIT 6 #define SYNC_ENABLE_BIT 24 #define WR_HIGH_BIT 16 #define WR_LOW_BIT 8 #define READ_PARAM_OFFSET 0x0 #define WRITE_PARAM_OFFSET 0x4 static const char * const devbus_wins[] = { "devbus-boot", "devbus-cs0", "devbus-cs1", "devbus-cs2", "devbus-cs3", }; struct devbus_read_params { u32 bus_width; u32 badr_skew; u32 turn_off; u32 acc_first; u32 acc_next; u32 rd_setup; u32 rd_hold; }; struct devbus_write_params { u32 sync_enable; u32 wr_high; u32 wr_low; u32 ale_wr; }; struct devbus { struct device *dev; void __iomem *base; unsigned long tick_ps; }; static int get_timing_param_ps(struct devbus *devbus, struct device_node *node, const char *name, u32 *ticks) { u32 time_ps; int err; err = of_property_read_u32(node, name, &time_ps); if (err < 0) { dev_err(devbus->dev, "%s has no '%s' property\n", name, node->full_name); return err; } *ticks = (time_ps + devbus->tick_ps - 1) / devbus->tick_ps; dev_dbg(devbus->dev, "%s: %u ps -> 0x%x\n", name, time_ps, *ticks); return 0; } static int devbus_set_timing_params(struct devbus *devbus, struct device_node *node) { struct devbus_read_params r; struct devbus_write_params w; u32 value; int err; dev_dbg(devbus->dev, "Setting timing parameter, tick is %lu ps\n", devbus->tick_ps); /* Get read timings */ err = of_property_read_u32(node, "devbus,bus-width", &r.bus_width); if (err < 0) { dev_err(devbus->dev, "%s has no 'devbus,bus-width' property\n", node->full_name); return err; } /* Convert bit width to byte width */ r.bus_width /= 8; err = get_timing_param_ps(devbus, node, "devbus,badr-skew-ps", &r.badr_skew); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,turn-off-ps", &r.turn_off); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,acc-first-ps", &r.acc_first); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,acc-next-ps", &r.acc_next); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,rd-setup-ps", &r.rd_setup); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,rd-hold-ps", &r.rd_hold); if (err < 0) return err; /* Get write timings */ err = of_property_read_u32(node, "devbus,sync-enable", &w.sync_enable); if (err < 0) { dev_err(devbus->dev, "%s has no 'devbus,sync-enable' property\n", node->full_name); return err; } err = get_timing_param_ps(devbus, node, "devbus,ale-wr-ps", &w.ale_wr); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,wr-low-ps", &w.wr_low); if (err < 0) return err; err = get_timing_param_ps(devbus, node, "devbus,wr-high-ps", &w.wr_high); if (err < 0) return err; /* Set read timings */ value = r.bus_width << DEV_WIDTH_BIT | r.badr_skew << BADR_SKEW_BIT | r.rd_hold << RD_HOLD_BIT | r.acc_next << ACC_NEXT_BIT | r.rd_setup << RD_SETUP_BIT | r.acc_first << ACC_FIRST_BIT | r.turn_off; dev_dbg(devbus->dev, "read parameters register 0x%p = 0x%x\n", devbus->base + READ_PARAM_OFFSET, value); writel(value, devbus->base + READ_PARAM_OFFSET); /* Set write timings */ value = w.sync_enable << SYNC_ENABLE_BIT | w.wr_low << WR_LOW_BIT | w.wr_high << WR_HIGH_BIT | w.ale_wr; dev_dbg(devbus->dev, "write parameters register: 0x%p = 0x%x\n", devbus->base + WRITE_PARAM_OFFSET, value); writel(value, devbus->base + WRITE_PARAM_OFFSET); return 0; } static int mvebu_devbus_probe(struct platform_device *pdev) { struct device *dev = &pdev->dev; struct device_node *node = pdev->dev.of_node; struct devbus *devbus; struct resource *res; struct clk *clk; unsigned long rate; int err; devbus = devm_kzalloc(&pdev->dev, sizeof(struct devbus), GFP_KERNEL); if (!devbus) return -ENOMEM; devbus->dev = dev; res = platform_get_resource(pdev, IORESOURCE_MEM, 0); devbus->base = devm_ioremap_resource(&pdev->dev, res); if (IS_ERR(devbus->base)) return PTR_ERR(devbus->base); clk = devm_clk_get(&pdev->dev, NULL); if (IS_ERR(clk)) return PTR_ERR(clk); clk_prepare_enable(clk); /* * Obtain clock period in picoseconds, * we need this in order to convert timing * parameters from cycles to picoseconds. */ rate = clk_get_rate(clk) / 1000; devbus->tick_ps = 1000000000 / rate; /* Read the device tree node and set the new timing parameters */ err = devbus_set_timing_params(devbus, node); if (err < 0) return err; /* * We need to create a child device explicitly from here to * guarantee that the child will be probed after the timing * parameters for the bus are written. */ err = of_platform_populate(node, NULL, NULL, dev); if (err < 0) return err; return 0; } static const struct of_device_id mvebu_devbus_of_match[] = { { .compatible = "marvell,mvebu-devbus" }, {}, }; MODULE_DEVICE_TABLE(of, mvebu_devbus_of_match); static struct platform_driver mvebu_devbus_driver = { .probe = mvebu_devbus_probe, .driver = { .name = "mvebu-devbus", .owner = THIS_MODULE, .of_match_table = mvebu_devbus_of_match, }, }; static int __init mvebu_devbus_init(void) { return platform_driver_register(&mvebu_devbus_driver); } module_init(mvebu_devbus_init); MODULE_LICENSE("GPL v2"); MODULE_AUTHOR("Ezequiel Garcia <ezequiel.garcia@free-electrons.com>"); MODULE_DESCRIPTION("Marvell EBU SoC Device Bus controller");
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
You can’t perform that action at this time.