Skip to content
Navigation Menu
Toggle navigation
Sign in
In this repository
All GitHub Enterprise
↵
Jump to
↵
No suggested jump to results
In this repository
All GitHub Enterprise
↵
Jump to
↵
In this organization
All GitHub Enterprise
↵
Jump to
↵
In this repository
All GitHub Enterprise
↵
Jump to
↵
Sign in
Reseting focus
You signed in with another tab or window.
Reload
to refresh your session.
You signed out in another tab or window.
Reload
to refresh your session.
You switched accounts on another tab or window.
Reload
to refresh your session.
Dismiss alert
{{ message }}
mariux64
/
linux
Public
Notifications
You must be signed in to change notification settings
Fork
0
Star
0
Code
Issues
2
Pull requests
0
Actions
Projects
0
Wiki
Security
Insights
Additional navigation options
Code
Issues
Pull requests
Actions
Projects
Wiki
Security
Insights
Files
bc47b22
Documentation
LICENSES
arch
alpha
arc
arm
arm64
csky
hexagon
ia64
m68k
microblaze
mips
nios2
openrisc
parisc
powerpc
riscv
boot
dts
canaan
microchip
Makefile
mpfs-icicle-kit-fabric.dtsi
mpfs-icicle-kit.dts
mpfs-polarberry-fabric.dtsi
mpfs-polarberry.dts
mpfs.dtsi
sifive
starfive
Makefile
.gitignore
Makefile
install.sh
loader.S
loader.lds.S
configs
errata
include
kernel
kvm
lib
mm
net
purgatory
Kbuild
Kconfig
Kconfig.debug
Kconfig.erratas
Kconfig.socs
Makefile
s390
sh
sparc
um
x86
xtensa
.gitignore
Kconfig
block
certs
crypto
drivers
fs
include
init
ipc
kernel
lib
mm
net
samples
scripts
security
sound
tools
usr
virt
.clang-format
.cocciconfig
.get_maintainer.ignore
.gitattributes
.gitignore
.mailmap
COPYING
CREDITS
Kbuild
Kconfig
MAINTAINERS
Makefile
README
Breadcrumbs
linux
/
arch
/
riscv
/
boot
/
dts
/
microchip
/
mpfs-polarberry.dts
Copy path
Blame
Blame
Latest commit
History
History
99 lines (80 loc) · 1.46 KB
Breadcrumbs
linux
/
arch
/
riscv
/
boot
/
dts
/
microchip
/
mpfs-polarberry.dts
Top
File metadata and controls
Code
Blame
99 lines (80 loc) · 1.46 KB
Raw
// SPDX-License-Identifier: (GPL-2.0 OR MIT) /* Copyright (c) 2020-2022 Microchip Technology Inc */ /dts-v1/; #include "mpfs.dtsi" #include "mpfs-polarberry-fabric.dtsi" /* Clock frequency (in Hz) of the rtcclk */ #define MTIMER_FREQ 1000000 / { model = "Sundance PolarBerry"; compatible = "sundance,polarberry", "microchip,mpfs"; aliases { ethernet0 = &mac1; serial0 = &mmuart0; }; chosen { stdout-path = "serial0:115200n8"; }; cpus { timebase-frequency = <MTIMER_FREQ>; }; ddrc_cache_lo: memory@80000000 { device_type = "memory"; reg = <0x0 0x80000000 0x0 0x2e000000>; }; ddrc_cache_hi: memory@1000000000 { device_type = "memory"; reg = <0x10 0x00000000 0x0 0xC0000000>; }; }; /* * phy0 is connected to mac0, but the port itself is on the (optional) carrier * board. */ &mac0 { phy-mode = "sgmii"; phy-handle = <&phy0>; status = "disabled"; }; &mac1 { phy-mode = "sgmii"; phy-handle = <&phy1>; status = "okay"; phy1: ethernet-phy@5 { reg = <5>; ti,fifo-depth = <0x01>; }; phy0: ethernet-phy@4 { reg = <4>; ti,fifo-depth = <0x01>; }; }; &mbox { status = "okay"; }; &mmc { bus-width = <4>; disable-wp; cap-sd-highspeed; cap-mmc-highspeed; card-detect-delay = <200>; mmc-ddr-1_8v; mmc-hs200-1_8v; sd-uhs-sdr12; sd-uhs-sdr25; sd-uhs-sdr50; sd-uhs-sdr104; status = "okay"; }; &mmuart0 { status = "okay"; }; &refclk { clock-frequency = <125000000>; }; &rtc { status = "okay"; }; &syscontroller { status = "okay"; };
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
You can’t perform that action at this time.