Skip to content

Commit

Permalink
MIPS: DSP: Set all register masks to 0x3ff.
Browse files Browse the repository at this point in the history
    
0x2ff was a typo and the value 0x1f of DSP_MASK was refering to an old
version of the documentation.
    
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
  • Loading branch information
Ralf Baechle authored and Unknown committed Jan 10, 2006
1 parent f12555d commit 07a801d
Showing 1 changed file with 3 additions and 3 deletions.
6 changes: 3 additions & 3 deletions include/asm-mips/dsp.h
Original file line number Diff line number Diff line change
Expand Up @@ -16,7 +16,7 @@
#include <asm/mipsregs.h>

#define DSP_DEFAULT 0x00000000
#define DSP_MASK 0x1f
#define DSP_MASK 0x3ff

#define __enable_dsp_hazard() \
do { \
Expand Down Expand Up @@ -48,7 +48,7 @@ do { \
tsk->thread.dsp.dspr[3] = mflo2(); \
tsk->thread.dsp.dspr[4] = mfhi3(); \
tsk->thread.dsp.dspr[5] = mflo3(); \
tsk->thread.dsp.dspcontrol = rddsp(0x2ff); \
tsk->thread.dsp.dspcontrol = rddsp(DSP_MASK); \
} while (0)

#define save_dsp(tsk) \
Expand All @@ -65,7 +65,7 @@ do { \
mtlo2(tsk->thread.dsp.dspr[3]); \
mthi3(tsk->thread.dsp.dspr[4]); \
mtlo3(tsk->thread.dsp.dspr[5]); \
wrdsp(tsk->thread.dsp.dspcontrol, 0x2ff); \
wrdsp(tsk->thread.dsp.dspcontrol, DSP_MASK); \
} while (0)

#define restore_dsp(tsk) \
Expand Down

0 comments on commit 07a801d

Please sign in to comment.