-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
PCI: designware: Split Exynos and i.MX bindings
The glue around the core designware IP is significantly different between the Exynos and i.MX implementation, which is reflected in the DT bindings. This changes the i.MX6 binding to reuse as much as possible from the common designware binding and removes old cruft. I removed the optional GPIOs with the following reasoning: - disable-gpio: endpoint specific GPIO, not currently wired up in any code. Should be handled by the PCI device driver, not the host controller driver. - wake-up-gpio: same as above. - power-on-gpio: No user in any upstream DT. This should be handled by a regulator which shouldn't be controlled by the host driver, but rather by the PCI device driver. [bhelgaas: whitespace fixes] Signed-off-by: Lucas Stach <l.stach@pengutronix.de> Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
- Loading branch information
Lucas Stach
authored and
Bjorn Helgaas
committed
Jun 3, 2014
1 parent
d1dc974
commit 1db823e
Showing
3 changed files
with
109 additions
and
68 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,38 @@ | ||
* Freescale i.MX6 PCIe interface | ||
|
||
This PCIe host controller is based on the Synopsis Designware PCIe IP | ||
and thus inherits all the common properties defined in designware-pcie.txt. | ||
|
||
Required properties: | ||
- compatible: "fsl,imx6q-pcie" | ||
- reg: base addresse and length of the pcie controller | ||
- interrupts: A list of interrupt outputs of the controller. Must contain an | ||
entry for each entry in the interrupt-names property. | ||
- interrupt-names: Must include the following entries: | ||
- "msi": The interrupt that is asserted when an MSI is received | ||
- clock-names: Must include the following additional entries: | ||
- "pcie_phy" | ||
|
||
Example: | ||
|
||
pcie@0x01000000 { | ||
compatible = "fsl,imx6q-pcie", "snps,dw-pcie"; | ||
reg = <0x01ffc000 0x4000>; | ||
#address-cells = <3>; | ||
#size-cells = <2>; | ||
device_type = "pci"; | ||
ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 | ||
0x81000000 0 0 0x01f80000 0 0x00010000 | ||
0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; | ||
num-lanes = <1>; | ||
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; | ||
interrupt-names = "msi"; | ||
#interrupt-cells = <1>; | ||
interrupt-map-mask = <0 0 0 0x7>; | ||
interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, | ||
<0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, | ||
<0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, | ||
<0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; | ||
clocks = <&clks 144>, <&clks 206>, <&clks 189>; | ||
clock-names = "pcie", "pcie_bus", "pcie_phy"; | ||
}; |
65 changes: 65 additions & 0 deletions
65
Documentation/devicetree/bindings/pci/samsung,exynos5440-pcie.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,65 @@ | ||
* Samsung Exynos 5440 PCIe interface | ||
|
||
This PCIe host controller is based on the Synopsis Designware PCIe IP | ||
and thus inherits all the common properties defined in designware-pcie.txt. | ||
|
||
Required properties: | ||
- compatible: "samsung,exynos5440-pcie" | ||
- reg: base addresses and lengths of the pcie controller, | ||
the phy controller, additional register for the phy controller. | ||
- interrupts: A list of interrupt outputs for level interrupt, | ||
pulse interrupt, special interrupt. | ||
|
||
Example: | ||
|
||
SoC specific DT Entry: | ||
|
||
pcie@290000 { | ||
compatible = "samsung,exynos5440-pcie", "snps,dw-pcie"; | ||
reg = <0x290000 0x1000 | ||
0x270000 0x1000 | ||
0x271000 0x40>; | ||
interrupts = <0 20 0>, <0 21 0>, <0 22 0>; | ||
clocks = <&clock 28>, <&clock 27>; | ||
clock-names = "pcie", "pcie_bus"; | ||
#address-cells = <3>; | ||
#size-cells = <2>; | ||
device_type = "pci"; | ||
ranges = <0x00000800 0 0x40000000 0x40000000 0 0x00001000 /* configuration space */ | ||
0x81000000 0 0 0x40001000 0 0x00010000 /* downstream I/O */ | ||
0x82000000 0 0x40011000 0x40011000 0 0x1ffef000>; /* non-prefetchable memory */ | ||
#interrupt-cells = <1>; | ||
interrupt-map-mask = <0 0 0 0>; | ||
interrupt-map = <0 0 0 0 &gic GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; | ||
num-lanes = <4>; | ||
}; | ||
|
||
pcie@2a0000 { | ||
compatible = "samsung,exynos5440-pcie", "snps,dw-pcie"; | ||
reg = <0x2a0000 0x1000 | ||
0x272000 0x1000 | ||
0x271040 0x40>; | ||
interrupts = <0 23 0>, <0 24 0>, <0 25 0>; | ||
clocks = <&clock 29>, <&clock 27>; | ||
clock-names = "pcie", "pcie_bus"; | ||
#address-cells = <3>; | ||
#size-cells = <2>; | ||
device_type = "pci"; | ||
ranges = <0x00000800 0 0x60000000 0x60000000 0 0x00001000 /* configuration space */ | ||
0x81000000 0 0 0x60001000 0 0x00010000 /* downstream I/O */ | ||
0x82000000 0 0x60011000 0x60011000 0 0x1ffef000>; /* non-prefetchable memory */ | ||
#interrupt-cells = <1>; | ||
interrupt-map-mask = <0 0 0 0>; | ||
interrupt-map = <0 0 0 0 &gic GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; | ||
num-lanes = <4>; | ||
}; | ||
|
||
Board specific DT Entry: | ||
|
||
pcie@290000 { | ||
reset-gpio = <&pin_ctrl 5 0>; | ||
}; | ||
|
||
pcie@2a0000 { | ||
reset-gpio = <&pin_ctrl 22 0>; | ||
}; |