-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
MX is an interrupt distributor used in some SMP-capable xtensa configurations. Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> Signed-off-by: Chris Zankel <chris@zankel.net>
- Loading branch information
Max Filippov
authored and
Chris Zankel
committed
Jan 14, 2014
1 parent
bae07f8
commit 26a8e96
Showing
8 changed files
with
261 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,46 @@ | ||
/* | ||
* Xtensa MX interrupt distributor | ||
* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
* | ||
* Copyright (C) 2008 - 2013 Tensilica Inc. | ||
*/ | ||
|
||
#ifndef _XTENSA_MXREGS_H | ||
#define _XTENSA_MXREGS_H | ||
|
||
/* | ||
* RER/WER at, as Read/write external register | ||
* at: value | ||
* as: address | ||
* | ||
* Address Value | ||
* 00nn 0...0p..p Interrupt Routing, route IRQ n to processor p | ||
* 01pp 0...0d..d 16 bits (d) 'ored' as single IPI to processor p | ||
* 0180 0...0m..m Clear enable specified by mask (m) | ||
* 0184 0...0m..m Set enable specified by mask (m) | ||
* 0190 0...0x..x 8-bit IPI partition register | ||
* VVVVVVVVPPPPUUUUUUUUUUUUUUUUU | ||
* V (10-bit) Release/Version | ||
* P ( 4-bit) Number of cores - 1 | ||
* U (18-bit) ID | ||
* 01a0 i.......i 32-bit ConfigID | ||
* 0200 0...0m..m RunStall core 'n' | ||
* 0220 c Cache coherency enabled | ||
*/ | ||
|
||
#define MIROUT(irq) (0x000 + (irq)) | ||
#define MIPICAUSE(cpu) (0x100 + (cpu)) | ||
#define MIPISET(cause) (0x140 + (cause)) | ||
#define MIENG 0x180 | ||
#define MIENGSET 0x184 | ||
#define MIASG 0x188 /* Read Global Assert Register */ | ||
#define MIASGSET 0x18c /* Set Global Addert Regiter */ | ||
#define MIPIPART 0x190 | ||
#define SYSCFGID 0x1a0 | ||
#define MPSCORE 0x200 | ||
#define CCON 0x220 | ||
|
||
#endif /* _XTENSA_MXREGS_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,164 @@ | ||
/* | ||
* Xtensa MX interrupt distributor | ||
* | ||
* Copyright (C) 2002 - 2013 Tensilica, Inc. | ||
* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
*/ | ||
|
||
#include <linux/interrupt.h> | ||
#include <linux/irqdomain.h> | ||
#include <linux/irq.h> | ||
#include <linux/of.h> | ||
|
||
#include <asm/mxregs.h> | ||
|
||
#include "irqchip.h" | ||
|
||
#define HW_IRQ_IPI_COUNT 2 | ||
#define HW_IRQ_MX_BASE 2 | ||
#define HW_IRQ_EXTERN_BASE 3 | ||
|
||
static DEFINE_PER_CPU(unsigned int, cached_irq_mask); | ||
|
||
static int xtensa_mx_irq_map(struct irq_domain *d, unsigned int irq, | ||
irq_hw_number_t hw) | ||
{ | ||
if (hw < HW_IRQ_IPI_COUNT) { | ||
struct irq_chip *irq_chip = d->host_data; | ||
irq_set_chip_and_handler_name(irq, irq_chip, | ||
handle_percpu_irq, "ipi"); | ||
irq_set_status_flags(irq, IRQ_LEVEL); | ||
return 0; | ||
} | ||
return xtensa_irq_map(d, irq, hw); | ||
} | ||
|
||
/* | ||
* Device Tree IRQ specifier translation function which works with one or | ||
* two cell bindings. First cell value maps directly to the hwirq number. | ||
* Second cell if present specifies whether hwirq number is external (1) or | ||
* internal (0). | ||
*/ | ||
static int xtensa_mx_irq_domain_xlate(struct irq_domain *d, | ||
struct device_node *ctrlr, | ||
const u32 *intspec, unsigned int intsize, | ||
unsigned long *out_hwirq, unsigned int *out_type) | ||
{ | ||
return xtensa_irq_domain_xlate(intspec, intsize, | ||
intspec[0], intspec[0] + HW_IRQ_EXTERN_BASE, | ||
out_hwirq, out_type); | ||
} | ||
|
||
static const struct irq_domain_ops xtensa_mx_irq_domain_ops = { | ||
.xlate = xtensa_mx_irq_domain_xlate, | ||
.map = xtensa_mx_irq_map, | ||
}; | ||
|
||
void secondary_init_irq(void) | ||
{ | ||
__this_cpu_write(cached_irq_mask, | ||
XCHAL_INTTYPE_MASK_EXTERN_EDGE | | ||
XCHAL_INTTYPE_MASK_EXTERN_LEVEL); | ||
set_sr(XCHAL_INTTYPE_MASK_EXTERN_EDGE | | ||
XCHAL_INTTYPE_MASK_EXTERN_LEVEL, intenable); | ||
} | ||
|
||
static void xtensa_mx_irq_mask(struct irq_data *d) | ||
{ | ||
unsigned int mask = 1u << d->hwirq; | ||
|
||
if (mask & (XCHAL_INTTYPE_MASK_EXTERN_EDGE | | ||
XCHAL_INTTYPE_MASK_EXTERN_LEVEL)) { | ||
set_er(1u << (xtensa_get_ext_irq_no(d->hwirq) - | ||
HW_IRQ_MX_BASE), MIENG); | ||
} else { | ||
mask = __this_cpu_read(cached_irq_mask) & ~mask; | ||
__this_cpu_write(cached_irq_mask, mask); | ||
set_sr(mask, intenable); | ||
} | ||
} | ||
|
||
static void xtensa_mx_irq_unmask(struct irq_data *d) | ||
{ | ||
unsigned int mask = 1u << d->hwirq; | ||
|
||
if (mask & (XCHAL_INTTYPE_MASK_EXTERN_EDGE | | ||
XCHAL_INTTYPE_MASK_EXTERN_LEVEL)) { | ||
set_er(1u << (xtensa_get_ext_irq_no(d->hwirq) - | ||
HW_IRQ_MX_BASE), MIENGSET); | ||
} else { | ||
mask |= __this_cpu_read(cached_irq_mask); | ||
__this_cpu_write(cached_irq_mask, mask); | ||
set_sr(mask, intenable); | ||
} | ||
} | ||
|
||
static void xtensa_mx_irq_enable(struct irq_data *d) | ||
{ | ||
variant_irq_enable(d->hwirq); | ||
xtensa_mx_irq_unmask(d); | ||
} | ||
|
||
static void xtensa_mx_irq_disable(struct irq_data *d) | ||
{ | ||
xtensa_mx_irq_mask(d); | ||
variant_irq_disable(d->hwirq); | ||
} | ||
|
||
static void xtensa_mx_irq_ack(struct irq_data *d) | ||
{ | ||
set_sr(1 << d->hwirq, intclear); | ||
} | ||
|
||
static int xtensa_mx_irq_retrigger(struct irq_data *d) | ||
{ | ||
set_sr(1 << d->hwirq, intset); | ||
return 1; | ||
} | ||
|
||
static int xtensa_mx_irq_set_affinity(struct irq_data *d, | ||
const struct cpumask *dest, bool force) | ||
{ | ||
unsigned mask = 1u << cpumask_any(dest); | ||
|
||
set_er(mask, MIROUT(d->hwirq - HW_IRQ_MX_BASE)); | ||
return 0; | ||
|
||
} | ||
|
||
static struct irq_chip xtensa_mx_irq_chip = { | ||
.name = "xtensa-mx", | ||
.irq_enable = xtensa_mx_irq_enable, | ||
.irq_disable = xtensa_mx_irq_disable, | ||
.irq_mask = xtensa_mx_irq_mask, | ||
.irq_unmask = xtensa_mx_irq_unmask, | ||
.irq_ack = xtensa_mx_irq_ack, | ||
.irq_retrigger = xtensa_mx_irq_retrigger, | ||
.irq_set_affinity = xtensa_mx_irq_set_affinity, | ||
}; | ||
|
||
int __init xtensa_mx_init_legacy(struct device_node *interrupt_parent) | ||
{ | ||
struct irq_domain *root_domain = | ||
irq_domain_add_legacy(NULL, NR_IRQS, 0, 0, | ||
&xtensa_mx_irq_domain_ops, | ||
&xtensa_mx_irq_chip); | ||
irq_set_default_host(root_domain); | ||
secondary_init_irq(); | ||
return 0; | ||
} | ||
|
||
static int __init xtensa_mx_init(struct device_node *np, | ||
struct device_node *interrupt_parent) | ||
{ | ||
struct irq_domain *root_domain = | ||
irq_domain_add_linear(np, NR_IRQS, &xtensa_mx_irq_domain_ops, | ||
&xtensa_mx_irq_chip); | ||
irq_set_default_host(root_domain); | ||
secondary_init_irq(); | ||
return 0; | ||
} | ||
IRQCHIP_DECLARE(xtensa_mx_irq_chip, "cdns,xtensa-mx", xtensa_mx_init); |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,17 @@ | ||
/* | ||
* Xtensa MX interrupt distributor | ||
* | ||
* Copyright (C) 2002 - 2013 Tensilica, Inc. | ||
* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
*/ | ||
|
||
#ifndef __LINUX_IRQCHIP_XTENSA_MX_H | ||
#define __LINUX_IRQCHIP_XTENSA_MX_H | ||
|
||
struct device_node; | ||
int xtensa_mx_init_legacy(struct device_node *interrupt_parent); | ||
|
||
#endif /* __LINUX_IRQCHIP_XTENSA_MX_H */ |