Skip to content

Commit

Permalink
---
Browse files Browse the repository at this point in the history
yaml
---
r: 181115
b: refs/heads/master
c: bb29c67
h: refs/heads/master
i:
  181113: 4896a3a
  181111: e565ff3
v: v3
  • Loading branch information
Paul Mundt committed Jan 19, 2010
1 parent 5bbf7e0 commit 2be44b9
Show file tree
Hide file tree
Showing 7 changed files with 125 additions and 177 deletions.
2 changes: 1 addition & 1 deletion [refs]
Original file line number Diff line number Diff line change
@@ -1,2 +1,2 @@
---
refs/heads/master: 046581f9623b53f551a93864bb74e15ad2514f0c
refs/heads/master: bb29c677b366fdf4f6522cd82228a32567aa98c7
44 changes: 2 additions & 42 deletions trunk/arch/sh/include/asm/tlb.h
Original file line number Diff line number Diff line change
Expand Up @@ -98,49 +98,9 @@ tlb_end_vma(struct mmu_gather *tlb, struct vm_area_struct *vma)

#define tlb_migrate_finish(mm) do { } while (0)

#ifdef CONFIG_CPU_SH4
#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SUPERH64)
extern void tlb_wire_entry(struct vm_area_struct *, unsigned long, pte_t);
extern void tlb_unwire_entry(void);
#elif defined(CONFIG_SUPERH64)
static int dtlb_entry;
static unsigned long long dtlb_entries[64];

static inline void tlb_wire_entry(struct vm_area_struct *vma,
unsigned long addr, pte_t pte)
{
unsigned long long entry;
unsigned long paddr, flags;

BUG_ON(dtlb_entry == 64);

local_irq_save(flags);

entry = sh64_get_wired_dtlb_entry();
dtlb_entries[dtlb_entry++] = entry;

paddr = pte_val(pte) & _PAGE_FLAGS_HARDWARE_MASK;
paddr &= ~PAGE_MASK;

sh64_setup_tlb_slot(entry, addr, get_asid(), paddr);

local_irq_restore(flags);
}

static inline void tlb_unwire_entry(void)
{
unsigned long long entry;
unsigned long flags;

BUG_ON(!dtlb_entry);

local_irq_save(flags);
entry = dtlb_entries[dtlb_entry--];

sh64_teardown_tlb_slot(entry);
sh64_put_wired_dtlb_entry(entry);

local_irq_restore(flags);
}
#else
static inline void tlb_wire_entry(struct vm_area_struct *vma ,
unsigned long addr, pte_t pte)
Expand All @@ -152,7 +112,7 @@ static inline void tlb_unwire_entry(void)
{
BUG();
}
#endif /* CONFIG_CPU_SH4 */
#endif

#else /* CONFIG_MMU */

Expand Down
4 changes: 2 additions & 2 deletions trunk/arch/sh/mm/Makefile
Original file line number Diff line number Diff line change
Expand Up @@ -26,9 +26,9 @@ endif

ifdef CONFIG_MMU
tlb-$(CONFIG_CPU_SH3) := tlb-sh3.o
tlb-$(CONFIG_CPU_SH4) := tlb-sh4.o
tlb-$(CONFIG_CPU_SH4) := tlb-sh4.o tlb-urb.o
tlb-$(CONFIG_CPU_SH5) := tlb-sh5.o
tlb-$(CONFIG_CPU_HAS_PTEAEX) := tlb-pteaex.o
tlb-$(CONFIG_CPU_HAS_PTEAEX) := tlb-pteaex.o tlb-urb.o
obj-y += $(tlb-y)
endif

Expand Down
66 changes: 0 additions & 66 deletions trunk/arch/sh/mm/tlb-pteaex.c
Original file line number Diff line number Diff line change
Expand Up @@ -76,69 +76,3 @@ void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
__raw_writel(asid, MMU_UTLB_ADDRESS_ARRAY2 | MMU_PAGE_ASSOC_BIT);
back_to_cached();
}

/*
* Load the entry for 'addr' into the TLB and wire the entry.
*/
void tlb_wire_entry(struct vm_area_struct *vma, unsigned long addr, pte_t pte)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

/* Load the entry into the TLB */
__update_tlb(vma, addr, pte);

/* ... and wire it up. */
status = ctrl_inl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to wire the last TLB entry slot.
*/
BUG_ON(!--urb);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
ctrl_outl(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}

/*
* Unwire the last wired TLB entry.
*
* It should also be noted that it is not possible to wire and unwire
* TLB entries in an arbitrary order. If you wire TLB entry N, followed
* by entry N+1, you must unwire entry N+1 first, then entry N. In this
* respect, it works like a stack or LIFO queue.
*/
void tlb_unwire_entry(void)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

status = ctrl_inl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to unwire a TLB entry when none
* have been wired.
*/
BUG_ON(urb++ == MMUCR_URB_NENTRIES);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
ctrl_outl(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}
66 changes: 0 additions & 66 deletions trunk/arch/sh/mm/tlb-sh4.c
Original file line number Diff line number Diff line change
Expand Up @@ -81,69 +81,3 @@ void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
ctrl_outl(data, addr);
back_to_cached();
}

/*
* Load the entry for 'addr' into the TLB and wire the entry.
*/
void tlb_wire_entry(struct vm_area_struct *vma, unsigned long addr, pte_t pte)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

/* Load the entry into the TLB */
__update_tlb(vma, addr, pte);

/* ... and wire it up. */
status = ctrl_inl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to wire the last TLB entry slot.
*/
BUG_ON(!--urb);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
ctrl_outl(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}

/*
* Unwire the last wired TLB entry.
*
* It should also be noted that it is not possible to wire and unwire
* TLB entries in an arbitrary order. If you wire TLB entry N, followed
* by entry N+1, you must unwire entry N+1 first, then entry N. In this
* respect, it works like a stack or LIFO queue.
*/
void tlb_unwire_entry(void)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

status = ctrl_inl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to unwire a TLB entry when none
* have been wired.
*/
BUG_ON(urb++ == MMUCR_URB_NENTRIES);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
ctrl_outl(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}
39 changes: 39 additions & 0 deletions trunk/arch/sh/mm/tlb-sh5.c
Original file line number Diff line number Diff line change
Expand Up @@ -143,3 +143,42 @@ void sh64_setup_tlb_slot(unsigned long long config_addr, unsigned long eaddr,
*/
void sh64_teardown_tlb_slot(unsigned long long config_addr)
__attribute__ ((alias("__flush_tlb_slot")));

static int dtlb_entry;
static unsigned long long dtlb_entries[64];

void tlb_wire_entry(struct vm_area_struct *vma, unsigned long addr, pte_t pte)
{
unsigned long long entry;
unsigned long paddr, flags;

BUG_ON(dtlb_entry == ARRAY_SIZE(dtlb_entries));

local_irq_save(flags);

entry = sh64_get_wired_dtlb_entry();
dtlb_entries[dtlb_entry++] = entry;

paddr = pte_val(pte) & _PAGE_FLAGS_HARDWARE_MASK;
paddr &= ~PAGE_MASK;

sh64_setup_tlb_slot(entry, addr, get_asid(), paddr);

local_irq_restore(flags);
}

void tlb_unwire_entry(void)
{
unsigned long long entry;
unsigned long flags;

BUG_ON(!dtlb_entry);

local_irq_save(flags);
entry = dtlb_entries[dtlb_entry--];

sh64_teardown_tlb_slot(entry);
sh64_put_wired_dtlb_entry(entry);

local_irq_restore(flags);
}
81 changes: 81 additions & 0 deletions trunk/arch/sh/mm/tlb-urb.c
Original file line number Diff line number Diff line change
@@ -0,0 +1,81 @@
/*
* arch/sh/mm/tlb-urb.c
*
* TLB entry wiring helpers for URB-equipped parts.
*
* Copyright (C) 2010 Matt Fleming
*
* This file is subject to the terms and conditions of the GNU General Public
* License. See the file "COPYING" in the main directory of this archive
* for more details.
*/
#include <linux/mm.h>
#include <linux/io.h>
#include <asm/tlb.h>
#include <asm/mmu_context.h>

/*
* Load the entry for 'addr' into the TLB and wire the entry.
*/
void tlb_wire_entry(struct vm_area_struct *vma, unsigned long addr, pte_t pte)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

/* Load the entry into the TLB */
__update_tlb(vma, addr, pte);

/* ... and wire it up. */
status = __raw_readl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to wire the last TLB entry slot.
*/
BUG_ON(!--urb);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
__raw_writel(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}

/*
* Unwire the last wired TLB entry.
*
* It should also be noted that it is not possible to wire and unwire
* TLB entries in an arbitrary order. If you wire TLB entry N, followed
* by entry N+1, you must unwire entry N+1 first, then entry N. In this
* respect, it works like a stack or LIFO queue.
*/
void tlb_unwire_entry(void)
{
unsigned long status, flags;
int urb;

local_irq_save(flags);

status = __raw_readl(MMUCR);
urb = (status & MMUCR_URB) >> MMUCR_URB_SHIFT;
status &= ~MMUCR_URB;

/*
* Make sure we're not trying to unwire a TLB entry when none
* have been wired.
*/
BUG_ON(urb++ == MMUCR_URB_NENTRIES);

urb = urb % MMUCR_URB_NENTRIES;

status |= (urb << MMUCR_URB_SHIFT);
__raw_writel(status, MMUCR);
ctrl_barrier();

local_irq_restore(flags);
}

0 comments on commit 2be44b9

Please sign in to comment.