Skip to content

Commit

Permalink
---
Browse files Browse the repository at this point in the history
yaml
---
r: 185093
b: refs/heads/master
c: b677532
h: refs/heads/master
i:
  185091: 03e800d
v: v3
  • Loading branch information
Clemens Ladisch authored and Stefan Richter committed Feb 19, 2010
1 parent 82d8097 commit 80b3493
Show file tree
Hide file tree
Showing 2 changed files with 50 additions and 4 deletions.
2 changes: 1 addition & 1 deletion [refs]
Original file line number Diff line number Diff line change
@@ -1,2 +1,2 @@
---
refs/heads/master: a67483d2be12dfc5563c09e6169bec9a88f434b0
refs/heads/master: b677532b971276f48e82578b4d829fb4382e7b41
52 changes: 49 additions & 3 deletions trunk/drivers/firewire/ohci.c
Original file line number Diff line number Diff line change
Expand Up @@ -192,6 +192,7 @@ struct fw_ohci {
bool use_dualbuffer;
bool old_uninorth;
bool bus_reset_packet_quirk;
bool iso_cycle_timer_quirk;

/*
* Spinlock for accessing fw_ohci data. Never call out of
Expand Down Expand Up @@ -1794,14 +1795,57 @@ static int ohci_enable_phys_dma(struct fw_card *card,
#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
}

static inline u32 cycle_timer_ticks(u32 cycle_timer)
{
u32 ticks;

ticks = cycle_timer & 0xfff;
ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
ticks += (3072 * 8000) * (cycle_timer >> 25);
return ticks;
}

static u64 ohci_get_bus_time(struct fw_card *card)
{
struct fw_ohci *ohci = fw_ohci(card);
u32 cycle_time;
u32 c0, c1, c2;
u32 t0, t1, t2;
s32 diff01, diff12;
u64 bus_time;

cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | cycle_time;
if (!ohci->iso_cycle_timer_quirk) {
c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
} else {
/*
* VIA controllers have two bugs when updating the iso cycle
* timer register:
* 1) When the lowest six bits are wrapping around to zero,
* a read that happens at the same time will return garbage
* in the lowest ten bits.
* 2) When the cycleOffset field wraps around to zero, the
* cycleCount field is not incremented for about 60 ns.
*
* To catch these, we read the register three times and ensure
* that the difference between each two consecutive reads is
* approximately the same, i.e., less than twice the other.
* Furthermore, any negative difference indicates an error.
* (A PCI read should take at least 20 ticks of the 24.576 MHz
* timer to execute, so we have enough precision to compute the
* ratio of the differences.)
*/
do {
c0 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
c1 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
t0 = cycle_timer_ticks(c0);
t1 = cycle_timer_ticks(c1);
t2 = cycle_timer_ticks(c2);
diff01 = t1 - t0;
diff12 = t2 - t1;
} while (diff01 <= 0 || diff12 <= 0 ||
diff01 / diff12 >= 2 || diff12 / diff01 >= 2);
}
bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | c2;

return bus_time;
}
Expand Down Expand Up @@ -2498,6 +2542,8 @@ static int __devinit pci_probe(struct pci_dev *dev,
#endif
ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;

ohci->iso_cycle_timer_quirk = dev->vendor == PCI_VENDOR_ID_VIA;

ar_context_init(&ohci->ar_request_ctx, ohci,
OHCI1394_AsReqRcvContextControlSet);

Expand Down

0 comments on commit 80b3493

Please sign in to comment.