-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Merge tag 'marvell-armadaxp-smp-for-3.8' of git://github.com/MISL-EBU…
…-System-SW/mainline-public into mvebu/everything SMP support for Armada XP The purpose of this series is to add the SMP support for the Armada XP SoCs. Beside the SMP support itself brought by the last 3 commits, this series also adds the support for the coherency fabric unit and the power management service unit. The coherency fabric is responsible for ensuring hardware coherency between all CPUs and between CPUs and I/O masters. This unit is also available for Armada 370 and will be used in an incoming patch set for hardware I/O cache coherency. The power management service unit is responsible for powering down and waking up CPUs and other SOC units.
- Loading branch information
Showing
22 changed files
with
684 additions
and
12 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
20 changes: 20 additions & 0 deletions
20
Documentation/devicetree/bindings/arm/armada-370-xp-pmsu.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,20 @@ | ||
Power Management Service Unit(PMSU) | ||
----------------------------------- | ||
Available on Marvell SOCs: Armada 370 and Armada XP | ||
|
||
Required properties: | ||
|
||
- compatible: "marvell,armada-370-xp-pmsu" | ||
|
||
- reg: Should contain PMSU registers location and length. First pair | ||
for the per-CPU SW Reset Control registers, second pair for the | ||
Power Management Service Unit. | ||
|
||
Example: | ||
|
||
armada-370-xp-pmsu@d0022000 { | ||
compatible = "marvell,armada-370-xp-pmsu"; | ||
reg = <0xd0022100 0x430>, | ||
<0xd0020800 0x20>; | ||
}; | ||
|
16 changes: 16 additions & 0 deletions
16
Documentation/devicetree/bindings/arm/coherency-fabric.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,16 @@ | ||
Coherency fabric | ||
---------------- | ||
Available on Marvell SOCs: Armada 370 and Armada XP | ||
|
||
Required properties: | ||
|
||
- compatible: "marvell,coherency-fabric" | ||
- reg: Should contain,coherency fabric registers location and length. | ||
|
||
Example: | ||
|
||
coherency-fabric@d0020200 { | ||
compatible = "marvell,coherency-fabric"; | ||
reg = <0xd0020200 0xb0>; | ||
}; | ||
|
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,82 @@ | ||
/* | ||
* Coherency fabric (Aurora) support for Armada 370 and XP platforms. | ||
* | ||
* Copyright (C) 2012 Marvell | ||
* | ||
* Yehuda Yitschak <yehuday@marvell.com> | ||
* Gregory Clement <gregory.clement@free-electrons.com> | ||
* Thomas Petazzoni <thomas.petazzoni@free-electrons.com> | ||
* | ||
* This file is licensed under the terms of the GNU General Public | ||
* License version 2. This program is licensed "as is" without any | ||
* warranty of any kind, whether express or implied. | ||
* | ||
* The Armada 370 and Armada XP SOCs have a coherency fabric which is | ||
* responsible for ensuring hardware coherency between all CPUs and between | ||
* CPUs and I/O masters. This file initializes the coherency fabric and | ||
* supplies basic routines for configuring and controlling hardware coherency | ||
*/ | ||
|
||
#include <linux/kernel.h> | ||
#include <linux/init.h> | ||
#include <linux/of_address.h> | ||
#include <linux/io.h> | ||
#include <linux/smp.h> | ||
#include <asm/smp_plat.h> | ||
#include "armada-370-xp.h" | ||
|
||
/* | ||
* Some functions in this file are called very early during SMP | ||
* initialization. At that time the device tree framework is not yet | ||
* ready, and it is not possible to get the register address to | ||
* ioremap it. That's why the pointer below is given with an initial | ||
* value matching its virtual mapping | ||
*/ | ||
static void __iomem *coherency_base = ARMADA_370_XP_REGS_VIRT_BASE + 0x20200; | ||
|
||
/* Coherency fabric registers */ | ||
#define COHERENCY_FABRIC_CFG_OFFSET 0x4 | ||
|
||
static struct of_device_id of_coherency_table[] = { | ||
{.compatible = "marvell,coherency-fabric"}, | ||
{ /* end of list */ }, | ||
}; | ||
|
||
#ifdef CONFIG_SMP | ||
int coherency_get_cpu_count(void) | ||
{ | ||
int reg, cnt; | ||
|
||
reg = readl(coherency_base + COHERENCY_FABRIC_CFG_OFFSET); | ||
cnt = (reg & 0xF) + 1; | ||
|
||
return cnt; | ||
} | ||
#endif | ||
|
||
/* Function defined in coherency_ll.S */ | ||
int ll_set_cpu_coherent(void __iomem *base_addr, unsigned int hw_cpu_id); | ||
|
||
int set_cpu_coherent(unsigned int hw_cpu_id, int smp_group_id) | ||
{ | ||
if (!coherency_base) { | ||
pr_warn("Can't make CPU %d cache coherent.\n", hw_cpu_id); | ||
pr_warn("Coherency fabric is not initialized\n"); | ||
return 1; | ||
} | ||
|
||
return ll_set_cpu_coherent(coherency_base, hw_cpu_id); | ||
} | ||
|
||
int __init coherency_init(void) | ||
{ | ||
struct device_node *np; | ||
|
||
np = of_find_matching_node(NULL, of_coherency_table); | ||
if (np) { | ||
pr_info("Initializing Coherency fabric\n"); | ||
coherency_base = of_iomap(np, 0); | ||
} | ||
|
||
return 0; | ||
} |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,24 @@ | ||
/* | ||
* arch/arm/mach-mvebu/include/mach/coherency.h | ||
* | ||
* | ||
* Coherency fabric (Aurora) support for Armada 370 and XP platforms. | ||
* | ||
* Copyright (C) 2012 Marvell | ||
* | ||
* This file is licensed under the terms of the GNU General Public | ||
* License version 2. This program is licensed "as is" without any | ||
* warranty of any kind, whether express or implied. | ||
*/ | ||
|
||
#ifndef __MACH_370_XP_COHERENCY_H | ||
#define __MACH_370_XP_COHERENCY_H | ||
|
||
#ifdef CONFIG_SMP | ||
int coherency_get_cpu_count(void); | ||
#endif | ||
|
||
int set_cpu_coherent(int cpu_id, int smp_group_id); | ||
int coherency_init(void); | ||
|
||
#endif /* __MACH_370_XP_COHERENCY_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,49 @@ | ||
/* | ||
* Coherency fabric: low level functions | ||
* | ||
* Copyright (C) 2012 Marvell | ||
* | ||
* Gregory CLEMENT <gregory.clement@free-electrons.com> | ||
* | ||
* This file is licensed under the terms of the GNU General Public | ||
* License version 2. This program is licensed "as is" without any | ||
* warranty of any kind, whether express or implied. | ||
* | ||
* This file implements the assembly function to add a CPU to the | ||
* coherency fabric. This function is called by each of the secondary | ||
* CPUs during their early boot in an SMP kernel, this why this | ||
* function have to callable from assembly. It can also be called by a | ||
* primary CPU from C code during its boot. | ||
*/ | ||
|
||
#include <linux/linkage.h> | ||
#define ARMADA_XP_CFB_CTL_REG_OFFSET 0x0 | ||
#define ARMADA_XP_CFB_CFG_REG_OFFSET 0x4 | ||
|
||
.text | ||
/* | ||
* r0: Coherency fabric base register address | ||
* r1: HW CPU id | ||
*/ | ||
ENTRY(ll_set_cpu_coherent) | ||
/* Create bit by cpu index */ | ||
mov r3, #(1 << 24) | ||
lsl r1, r3, r1 | ||
|
||
/* Add CPU to SMP group - Atomic */ | ||
add r3, r0, #ARMADA_XP_CFB_CTL_REG_OFFSET | ||
ldr r2, [r3] | ||
orr r2, r2, r1 | ||
str r2, [r3] | ||
|
||
/* Enable coherency on CPU - Atomic */ | ||
add r3, r0, #ARMADA_XP_CFB_CFG_REG_OFFSET | ||
ldr r2, [r3] | ||
orr r2, r2, r1 | ||
str r2, [r3] | ||
|
||
dsb | ||
|
||
mov r0, #0 | ||
mov pc, lr | ||
ENDPROC(ll_set_cpu_coherent) |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,49 @@ | ||
/* | ||
* SMP support: Entry point for secondary CPUs | ||
* | ||
* Copyright (C) 2012 Marvell | ||
* | ||
* Yehuda Yitschak <yehuday@marvell.com> | ||
* Gregory CLEMENT <gregory.clement@free-electrons.com> | ||
* Thomas Petazzoni <thomas.petazzoni@free-electrons.com> | ||
* | ||
* This file is licensed under the terms of the GNU General Public | ||
* License version 2. This program is licensed "as is" without any | ||
* warranty of any kind, whether express or implied. | ||
* | ||
* This file implements the assembly entry point for secondary CPUs in | ||
* an SMP kernel. The only thing we need to do is to add the CPU to | ||
* the coherency fabric by writing to 2 registers. Currently the base | ||
* register addresses are hard coded due to the early initialisation | ||
* problems. | ||
*/ | ||
|
||
#include <linux/linkage.h> | ||
#include <linux/init.h> | ||
|
||
/* | ||
* At this stage the secondary CPUs don't have acces yet to the MMU, so | ||
* we have to provide physical addresses | ||
*/ | ||
#define ARMADA_XP_CFB_BASE 0xD0020200 | ||
|
||
__CPUINIT | ||
|
||
/* | ||
* Armada XP specific entry point for secondary CPUs. | ||
* We add the CPU to the coherency fabric and then jump to secondary | ||
* startup | ||
*/ | ||
ENTRY(armada_xp_secondary_startup) | ||
|
||
/* Read CPU id */ | ||
mrc p15, 0, r1, c0, c0, 5 | ||
and r1, r1, #0xF | ||
|
||
/* Add CPU to coherency fabric */ | ||
ldr r0, =ARMADA_XP_CFB_BASE | ||
|
||
bl ll_set_cpu_coherent | ||
b secondary_startup | ||
|
||
ENDPROC(armada_xp_secondary_startup) |
Oops, something went wrong.