Skip to content

Commit

Permalink
---
Browse files Browse the repository at this point in the history
yaml
---
r: 360073
b: refs/heads/master
c: dcc7310
h: refs/heads/master
i:
  360071: 261e87b
v: v3
  • Loading branch information
John Crispin committed Feb 17, 2013
1 parent cac6f85 commit 91050b5
Show file tree
Hide file tree
Showing 2 changed files with 48 additions and 1 deletion.
2 changes: 1 addition & 1 deletion [refs]
Original file line number Diff line number Diff line change
@@ -1,2 +1,2 @@
---
refs/heads/master: 6d63d70f9fe4c1b3d293ac3b9d2fcaf937d95cea
refs/heads/master: dcc7310e144c3bf17a86d2f058d60fb525d4b34a
47 changes: 47 additions & 0 deletions trunk/Documentation/devicetree/bindings/mips/cpu_irq.txt
Original file line number Diff line number Diff line change
@@ -0,0 +1,47 @@
MIPS CPU interrupt controller

On MIPS the mips_cpu_intc_init() helper can be used to initialize the 8 CPU
IRQs from a devicetree file and create a irq_domain for IRQ controller.

With the irq_domain in place we can describe how the 8 IRQs are wired to the
platforms internal interrupt controller cascade.

Below is an example of a platform describing the cascade inside the devicetree
and the code used to load it inside arch_init_irq().

Required properties:
- compatible : Should be "mti,cpu-interrupt-controller"

Example devicetree:
cpu-irq: cpu-irq@0 {
#address-cells = <0>;

interrupt-controller;
#interrupt-cells = <1>;

compatible = "mti,cpu-interrupt-controller";
};

intc: intc@200 {
compatible = "ralink,rt2880-intc";
reg = <0x200 0x100>;

interrupt-controller;
#interrupt-cells = <1>;

interrupt-parent = <&cpu-irq>;
interrupts = <2>;
};


Example platform irq.c:
static struct of_device_id __initdata of_irq_ids[] = {
{ .compatible = "mti,cpu-interrupt-controller", .data = mips_cpu_intc_init },
{ .compatible = "ralink,rt2880-intc", .data = intc_of_init },
{},
};

void __init arch_init_irq(void)
{
of_irq_init(of_irq_ids);
}

0 comments on commit 91050b5

Please sign in to comment.