Skip to content

Commit

Permalink
---
Browse files Browse the repository at this point in the history
yaml
---
r: 326457
b: refs/heads/master
c: a6dd3c8
h: refs/heads/master
i:
  326455: f8e5e89
v: v3
  • Loading branch information
Sascha Hauer committed Sep 12, 2012
1 parent 3080875 commit 9bea6aa
Show file tree
Hide file tree
Showing 4 changed files with 47 additions and 49 deletions.
2 changes: 1 addition & 1 deletion [refs]
Original file line number Diff line number Diff line change
@@ -1,2 +1,2 @@
---
refs/heads/master: 8b23f5132d319c790e5f56df6f3df3a84071ae6e
refs/heads/master: a6dd3c812e774b876d440c1a9ec1bd0fd5659390
47 changes: 46 additions & 1 deletion trunk/arch/arm/mach-imx/clk-pllv1.c
Original file line number Diff line number Diff line change
Expand Up @@ -29,8 +29,53 @@ static unsigned long clk_pllv1_recalc_rate(struct clk_hw *hw,
unsigned long parent_rate)
{
struct clk_pllv1 *pll = to_clk_pllv1(hw);
long long ll;
int mfn_abs;
unsigned int mfi, mfn, mfd, pd;
u32 reg;
unsigned long rate;

return mxc_decode_pll(readl(pll->base), parent_rate);
reg = readl(pll->base);

/*
* Get the resulting clock rate from a PLL register value and the input
* frequency. PLLs with this register layout can be found on i.MX1,
* i.MX21, i.MX27 and i,MX31
*
* mfi + mfn / (mfd + 1)
* f = 2 * f_ref * --------------------
* pd + 1
*/

mfi = (reg >> 10) & 0xf;
mfn = reg & 0x3ff;
mfd = (reg >> 16) & 0x3ff;
pd = (reg >> 26) & 0xf;

mfi = mfi <= 5 ? 5 : mfi;

mfn_abs = mfn;

/*
* On all i.MXs except i.MX1 and i.MX21 mfn is a 10bit
* 2's complements number
*/
if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
mfn_abs = 0x400 - mfn;

rate = parent_rate * 2;
rate /= pd + 1;

ll = (unsigned long long)rate * mfn_abs;

do_div(ll, mfd + 1);

if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
ll = -ll;

ll = (rate * mfi) + ll;

return ll;
}

struct clk_ops clk_pllv1_ops = {
Expand Down
45 changes: 0 additions & 45 deletions trunk/arch/arm/plat-mxc/clock.c
Original file line number Diff line number Diff line change
Expand Up @@ -210,48 +210,3 @@ EXPORT_SYMBOL(clk_get_parent);
DEFINE_SPINLOCK(imx_ccm_lock);

#endif /* CONFIG_COMMON_CLK */

/*
* Get the resulting clock rate from a PLL register value and the input
* frequency. PLLs with this register layout can at least be found on
* MX1, MX21, MX27 and MX31
*
* mfi + mfn / (mfd + 1)
* f = 2 * f_ref * --------------------
* pd + 1
*/
unsigned long mxc_decode_pll(unsigned int reg_val, u32 freq)
{
long long ll;
int mfn_abs;
unsigned int mfi, mfn, mfd, pd;

mfi = (reg_val >> 10) & 0xf;
mfn = reg_val & 0x3ff;
mfd = (reg_val >> 16) & 0x3ff;
pd = (reg_val >> 26) & 0xf;

mfi = mfi <= 5 ? 5 : mfi;

mfn_abs = mfn;

/* On all i.MXs except i.MX1 and i.MX21 mfn is a 10bit
* 2's complements number
*/
if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
mfn_abs = 0x400 - mfn;

freq *= 2;
freq /= pd + 1;

ll = (unsigned long long)freq * mfn_abs;

do_div(ll, mfd + 1);

if (!cpu_is_mx1() && !cpu_is_mx21() && mfn >= 0x200)
ll = -ll;

ll = (freq * mfi) + ll;

return ll;
}
2 changes: 0 additions & 2 deletions trunk/arch/arm/plat-mxc/include/mach/clock.h
Original file line number Diff line number Diff line change
Expand Up @@ -64,7 +64,5 @@ void clk_unregister(struct clk *clk);

extern spinlock_t imx_ccm_lock;

unsigned long mxc_decode_pll(unsigned int pll, u32 f_ref);

#endif /* __ASSEMBLY__ */
#endif /* __ASM_ARCH_MXC_CLOCK_H__ */

0 comments on commit 9bea6aa

Please sign in to comment.