-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Disintegrate asm/system.h for M32R. Signed-off-by: David Howells <dhowells@redhat.com> cc: linux-m32r@ml.linux-m32r.org
- Loading branch information
David Howells
committed
Mar 28, 2012
1 parent
c140d87
commit c9034c3
Showing
22 changed files
with
420 additions
and
382 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,94 @@ | ||
/* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
* | ||
* Copyright (C) 2001 Hiroyuki Kondo, Hirokazu Takata, and Hitoshi Yamamoto | ||
* Copyright (C) 2004, 2006 Hirokazu Takata <takata at linux-m32r.org> | ||
*/ | ||
#ifndef _ASM_M32R_BARRIER_H | ||
#define _ASM_M32R_BARRIER_H | ||
|
||
#define nop() __asm__ __volatile__ ("nop" : : ) | ||
|
||
/* | ||
* Memory barrier. | ||
* | ||
* mb() prevents loads and stores being reordered across this point. | ||
* rmb() prevents loads being reordered across this point. | ||
* wmb() prevents stores being reordered across this point. | ||
*/ | ||
#define mb() barrier() | ||
#define rmb() mb() | ||
#define wmb() mb() | ||
|
||
/** | ||
* read_barrier_depends - Flush all pending reads that subsequents reads | ||
* depend on. | ||
* | ||
* No data-dependent reads from memory-like regions are ever reordered | ||
* over this barrier. All reads preceding this primitive are guaranteed | ||
* to access memory (but not necessarily other CPUs' caches) before any | ||
* reads following this primitive that depend on the data return by | ||
* any of the preceding reads. This primitive is much lighter weight than | ||
* rmb() on most CPUs, and is never heavier weight than is | ||
* rmb(). | ||
* | ||
* These ordering constraints are respected by both the local CPU | ||
* and the compiler. | ||
* | ||
* Ordering is not guaranteed by anything other than these primitives, | ||
* not even by data dependencies. See the documentation for | ||
* memory_barrier() for examples and URLs to more information. | ||
* | ||
* For example, the following code would force ordering (the initial | ||
* value of "a" is zero, "b" is one, and "p" is "&a"): | ||
* | ||
* <programlisting> | ||
* CPU 0 CPU 1 | ||
* | ||
* b = 2; | ||
* memory_barrier(); | ||
* p = &b; q = p; | ||
* read_barrier_depends(); | ||
* d = *q; | ||
* </programlisting> | ||
* | ||
* | ||
* because the read of "*q" depends on the read of "p" and these | ||
* two reads are separated by a read_barrier_depends(). However, | ||
* the following code, with the same initial values for "a" and "b": | ||
* | ||
* <programlisting> | ||
* CPU 0 CPU 1 | ||
* | ||
* a = 2; | ||
* memory_barrier(); | ||
* b = 3; y = b; | ||
* read_barrier_depends(); | ||
* x = a; | ||
* </programlisting> | ||
* | ||
* does not enforce ordering, since there is no data dependency between | ||
* the read of "a" and the read of "b". Therefore, on some CPUs, such | ||
* as Alpha, "y" could be set to 3 and "x" to 0. Use rmb() | ||
* in cases like this where there are no data dependencies. | ||
**/ | ||
|
||
#define read_barrier_depends() do { } while (0) | ||
|
||
#ifdef CONFIG_SMP | ||
#define smp_mb() mb() | ||
#define smp_rmb() rmb() | ||
#define smp_wmb() wmb() | ||
#define smp_read_barrier_depends() read_barrier_depends() | ||
#define set_mb(var, value) do { (void) xchg(&var, value); } while (0) | ||
#else | ||
#define smp_mb() barrier() | ||
#define smp_rmb() barrier() | ||
#define smp_wmb() barrier() | ||
#define smp_read_barrier_depends() do { } while (0) | ||
#define set_mb(var, value) do { var = value; barrier(); } while (0) | ||
#endif | ||
|
||
#endif /* _ASM_M32R_BARRIER_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,221 @@ | ||
#ifndef _ASM_M32R_CMPXCHG_H | ||
#define _ASM_M32R_CMPXCHG_H | ||
|
||
/* | ||
* M32R version: | ||
* Copyright (C) 2001, 2002 Hitoshi Yamamoto | ||
* Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org> | ||
*/ | ||
|
||
#include <linux/irqflags.h> | ||
#include <asm/assembler.h> | ||
#include <asm/dcache_clear.h> | ||
|
||
extern void __xchg_called_with_bad_pointer(void); | ||
|
||
static __always_inline unsigned long | ||
__xchg(unsigned long x, volatile void *ptr, int size) | ||
{ | ||
unsigned long flags; | ||
unsigned long tmp = 0; | ||
|
||
local_irq_save(flags); | ||
|
||
switch (size) { | ||
#ifndef CONFIG_SMP | ||
case 1: | ||
__asm__ __volatile__ ( | ||
"ldb %0, @%2 \n\t" | ||
"stb %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
case 2: | ||
__asm__ __volatile__ ( | ||
"ldh %0, @%2 \n\t" | ||
"sth %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
case 4: | ||
__asm__ __volatile__ ( | ||
"ld %0, @%2 \n\t" | ||
"st %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
#else /* CONFIG_SMP */ | ||
case 4: | ||
__asm__ __volatile__ ( | ||
DCACHE_CLEAR("%0", "r4", "%2") | ||
"lock %0, @%2; \n\t" | ||
"unlock %1, @%2; \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) | ||
: "memory" | ||
#ifdef CONFIG_CHIP_M32700_TS1 | ||
, "r4" | ||
#endif /* CONFIG_CHIP_M32700_TS1 */ | ||
); | ||
break; | ||
#endif /* CONFIG_SMP */ | ||
default: | ||
__xchg_called_with_bad_pointer(); | ||
} | ||
|
||
local_irq_restore(flags); | ||
|
||
return (tmp); | ||
} | ||
|
||
#define xchg(ptr, x) \ | ||
((__typeof__(*(ptr)))__xchg((unsigned long)(x), (ptr), sizeof(*(ptr)))) | ||
|
||
static __always_inline unsigned long | ||
__xchg_local(unsigned long x, volatile void *ptr, int size) | ||
{ | ||
unsigned long flags; | ||
unsigned long tmp = 0; | ||
|
||
local_irq_save(flags); | ||
|
||
switch (size) { | ||
case 1: | ||
__asm__ __volatile__ ( | ||
"ldb %0, @%2 \n\t" | ||
"stb %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
case 2: | ||
__asm__ __volatile__ ( | ||
"ldh %0, @%2 \n\t" | ||
"sth %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
case 4: | ||
__asm__ __volatile__ ( | ||
"ld %0, @%2 \n\t" | ||
"st %1, @%2 \n\t" | ||
: "=&r" (tmp) : "r" (x), "r" (ptr) : "memory"); | ||
break; | ||
default: | ||
__xchg_called_with_bad_pointer(); | ||
} | ||
|
||
local_irq_restore(flags); | ||
|
||
return (tmp); | ||
} | ||
|
||
#define xchg_local(ptr, x) \ | ||
((__typeof__(*(ptr)))__xchg_local((unsigned long)(x), (ptr), \ | ||
sizeof(*(ptr)))) | ||
|
||
#define __HAVE_ARCH_CMPXCHG 1 | ||
|
||
static inline unsigned long | ||
__cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new) | ||
{ | ||
unsigned long flags; | ||
unsigned int retval; | ||
|
||
local_irq_save(flags); | ||
__asm__ __volatile__ ( | ||
DCACHE_CLEAR("%0", "r4", "%1") | ||
M32R_LOCK" %0, @%1; \n" | ||
" bne %0, %2, 1f; \n" | ||
M32R_UNLOCK" %3, @%1; \n" | ||
" bra 2f; \n" | ||
" .fillinsn \n" | ||
"1:" | ||
M32R_UNLOCK" %0, @%1; \n" | ||
" .fillinsn \n" | ||
"2:" | ||
: "=&r" (retval) | ||
: "r" (p), "r" (old), "r" (new) | ||
: "cbit", "memory" | ||
#ifdef CONFIG_CHIP_M32700_TS1 | ||
, "r4" | ||
#endif /* CONFIG_CHIP_M32700_TS1 */ | ||
); | ||
local_irq_restore(flags); | ||
|
||
return retval; | ||
} | ||
|
||
static inline unsigned long | ||
__cmpxchg_local_u32(volatile unsigned int *p, unsigned int old, | ||
unsigned int new) | ||
{ | ||
unsigned long flags; | ||
unsigned int retval; | ||
|
||
local_irq_save(flags); | ||
__asm__ __volatile__ ( | ||
DCACHE_CLEAR("%0", "r4", "%1") | ||
"ld %0, @%1; \n" | ||
" bne %0, %2, 1f; \n" | ||
"st %3, @%1; \n" | ||
" bra 2f; \n" | ||
" .fillinsn \n" | ||
"1:" | ||
"st %0, @%1; \n" | ||
" .fillinsn \n" | ||
"2:" | ||
: "=&r" (retval) | ||
: "r" (p), "r" (old), "r" (new) | ||
: "cbit", "memory" | ||
#ifdef CONFIG_CHIP_M32700_TS1 | ||
, "r4" | ||
#endif /* CONFIG_CHIP_M32700_TS1 */ | ||
); | ||
local_irq_restore(flags); | ||
|
||
return retval; | ||
} | ||
|
||
/* This function doesn't exist, so you'll get a linker error | ||
if something tries to do an invalid cmpxchg(). */ | ||
extern void __cmpxchg_called_with_bad_pointer(void); | ||
|
||
static inline unsigned long | ||
__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size) | ||
{ | ||
switch (size) { | ||
case 4: | ||
return __cmpxchg_u32(ptr, old, new); | ||
#if 0 /* we don't have __cmpxchg_u64 */ | ||
case 8: | ||
return __cmpxchg_u64(ptr, old, new); | ||
#endif /* 0 */ | ||
} | ||
__cmpxchg_called_with_bad_pointer(); | ||
return old; | ||
} | ||
|
||
#define cmpxchg(ptr, o, n) \ | ||
((__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)(o), \ | ||
(unsigned long)(n), sizeof(*(ptr)))) | ||
|
||
#include <asm-generic/cmpxchg-local.h> | ||
|
||
static inline unsigned long __cmpxchg_local(volatile void *ptr, | ||
unsigned long old, | ||
unsigned long new, int size) | ||
{ | ||
switch (size) { | ||
case 4: | ||
return __cmpxchg_local_u32(ptr, old, new); | ||
default: | ||
return __cmpxchg_local_generic(ptr, old, new, size); | ||
} | ||
|
||
return old; | ||
} | ||
|
||
/* | ||
* cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make | ||
* them available. | ||
*/ | ||
#define cmpxchg_local(ptr, o, n) \ | ||
((__typeof__(*(ptr)))__cmpxchg_local((ptr), (unsigned long)(o), \ | ||
(unsigned long)(n), sizeof(*(ptr)))) | ||
#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n)) | ||
|
||
#endif /* _ASM_M32R_CMPXCHG_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,29 @@ | ||
/* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
* | ||
* Copyright (C) 2001 Hiroyuki Kondo, Hirokazu Takata, and Hitoshi Yamamoto | ||
* Copyright (C) 2004, 2006 Hirokazu Takata <takata at linux-m32r.org> | ||
*/ | ||
#ifndef _ASM_M32R_DCACHE_CLEAR_H | ||
#define _ASM_M32R_DCACHE_CLEAR_H | ||
|
||
#ifdef CONFIG_CHIP_M32700_TS1 | ||
#define DCACHE_CLEAR(reg0, reg1, addr) \ | ||
"seth "reg1", #high(dcache_dummy); \n\t" \ | ||
"or3 "reg1", "reg1", #low(dcache_dummy); \n\t" \ | ||
"lock "reg0", @"reg1"; \n\t" \ | ||
"add3 "reg0", "addr", #0x1000; \n\t" \ | ||
"ld "reg0", @"reg0"; \n\t" \ | ||
"add3 "reg0", "addr", #0x2000; \n\t" \ | ||
"ld "reg0", @"reg0"; \n\t" \ | ||
"unlock "reg0", @"reg1"; \n\t" | ||
/* FIXME: This workaround code cannot handle kernel modules | ||
* correctly under SMP environment. | ||
*/ | ||
#else /* CONFIG_CHIP_M32700_TS1 */ | ||
#define DCACHE_CLEAR(reg0, reg1, addr) | ||
#endif /* CONFIG_CHIP_M32700_TS1 */ | ||
|
||
#endif /* _ASM_M32R_DCACHE_CLEAR_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,14 @@ | ||
/* | ||
* This file is subject to the terms and conditions of the GNU General Public | ||
* License. See the file "COPYING" in the main directory of this archive | ||
* for more details. | ||
* | ||
* Copyright (C) 2001 Hiroyuki Kondo, Hirokazu Takata, and Hitoshi Yamamoto | ||
* Copyright (C) 2004, 2006 Hirokazu Takata <takata at linux-m32r.org> | ||
*/ | ||
#ifndef _ASM_M32R_EXEC_H | ||
#define _ASM_M32R_EXEC_H | ||
|
||
#define arch_align_stack(x) (x) | ||
|
||
#endif /* _ASM_M32R_EXEC_H */ |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Oops, something went wrong.