Skip to content

Commit

Permalink
[SPARC64]: Rename gl_{1,2}insn_patch --> sun4v_{1,2}insn_patch
Browse files Browse the repository at this point in the history
Signed-off-by: David S. Miller <davem@davemloft.net>
  • Loading branch information
David S. Miller committed Mar 20, 2006
1 parent d257d5d commit df7d6ae
Show file tree
Hide file tree
Showing 8 changed files with 35 additions and 32 deletions.
4 changes: 2 additions & 2 deletions arch/sparc64/kernel/etrap.S
Original file line number Diff line number Diff line change
Expand Up @@ -105,7 +105,7 @@ etrap_save: save %g2, -STACK_BIAS, %sp

/* Go to trap time globals so we can save them. */
661: wrpr %g0, ETRAP_PSTATE1, %pstate
.section .gl_1insn_patch, "ax"
.section .sun4v_1insn_patch, "ax"
.word 661b
SET_GL(0)
.previous
Expand Down Expand Up @@ -206,7 +206,7 @@ etraptl1: /* Save tstate/tpc/tnpc of TL 1-->4 and the tl register itself.

wrpr %g0, 1, %tl
661: nop
.section .gl_1insn_patch, "ax"
.section .sun4v_1insn_patch, "ax"
.word 661b
SET_GL(1)
.previous
Expand Down
4 changes: 2 additions & 2 deletions arch/sparc64/kernel/ktlb.S
Original file line number Diff line number Diff line change
Expand Up @@ -67,7 +67,7 @@ kvmap_itlb_longpath:

661: rdpr %pstate, %g5
wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down Expand Up @@ -179,7 +179,7 @@ kvmap_dtlb_longpath:

661: rdpr %pstate, %g5
wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down
4 changes: 2 additions & 2 deletions arch/sparc64/kernel/rtrap.S
Original file line number Diff line number Diff line change
Expand Up @@ -234,7 +234,7 @@ rt_continue: ldx [%sp + PTREGS_OFF + PT_V9_G1], %g1

/* Normal globals are restored, go to trap globals. */
661: wrpr %g0, RTRAP_PSTATE_AG_IRQOFF, %pstate
.section .gl_1insn_patch, "ax"
.section .sun4v_1insn_patch, "ax"
.word 661b
SET_GL(1)
.previous
Expand Down Expand Up @@ -316,7 +316,7 @@ user_rtt_fill_fixup:
wrpr %g0, RTRAP_PSTATE, %pstate

661: nop
.section .gl_1insn_patch, "ax"
.section .sun4v_1insn_patch, "ax"
.word 661b
SET_GL(0)
.previous
Expand Down
16 changes: 8 additions & 8 deletions arch/sparc64/kernel/setup.c
Original file line number Diff line number Diff line change
Expand Up @@ -549,16 +549,16 @@ static void __init per_cpu_patch(void)
#endif
}

static void __init gl_patch(void)
static void __init sun4v_patch(void)
{
struct gl_1insn_patch_entry *p1;
struct gl_2insn_patch_entry *p2;
struct sun4v_1insn_patch_entry *p1;
struct sun4v_2insn_patch_entry *p2;

if (tlb_type != hypervisor)
return;

p1 = &__gl_1insn_patch;
while (p1 < &__gl_1insn_patch_end) {
p1 = &__sun4v_1insn_patch;
while (p1 < &__sun4v_1insn_patch_end) {
unsigned long addr = p1->addr;

*(unsigned int *) (addr + 0) = p1->insn;
Expand All @@ -568,8 +568,8 @@ static void __init gl_patch(void)
p1++;
}

p2 = &__gl_2insn_patch;
while (p2 < &__gl_2insn_patch_end) {
p2 = &__sun4v_2insn_patch;
while (p2 < &__sun4v_2insn_patch_end) {
unsigned long addr = p2->addr;

*(unsigned int *) (addr + 0) = p2->insns[0];
Expand Down Expand Up @@ -606,7 +606,7 @@ void __init setup_arch(char **cmdline_p)
*/
per_cpu_patch();

gl_patch();
sun4v_patch();

boot_flags_init(*cmdline_p);

Expand Down
12 changes: 6 additions & 6 deletions arch/sparc64/kernel/tsb.S
Original file line number Diff line number Diff line change
Expand Up @@ -74,7 +74,7 @@ tsb_dtlb_load:

661: stxa %g5, [%g0] ASI_DTLB_DATA_IN
retry
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand All @@ -99,7 +99,7 @@ tsb_itlb_load:

661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
retry
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down Expand Up @@ -130,7 +130,7 @@ tsb_do_fault:

661: rdpr %pstate, %g5
wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand All @@ -145,7 +145,7 @@ tsb_do_dtlb_fault:

661: mov TLB_TAG_ACCESS, %g4
ldxa [%g4] ASI_DMMU, %g5
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
mov %g4, %g5
nop
Expand Down Expand Up @@ -250,7 +250,7 @@ __tsb_context_switch:

661: mov TSB_REG, %g1
stxa %o1, [%g1] ASI_DMMU
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
mov SCRATCHPAD_UTSBREG1, %g1
stxa %o1, [%g1] ASI_SCRATCHPAD
Expand All @@ -260,7 +260,7 @@ __tsb_context_switch:

661: stxa %o1, [%g1] ASI_IMMU
membar #Sync
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down
12 changes: 6 additions & 6 deletions arch/sparc64/kernel/vmlinux.lds.S
Original file line number Diff line number Diff line change
Expand Up @@ -80,12 +80,12 @@ SECTIONS
__cpuid_patch = .;
.cpuid_patch : { *(.cpuid_patch) }
__cpuid_patch_end = .;
__gl_1insn_patch = .;
.gl_1insn_patch : { *(.gl_1insn_patch) }
__gl_1insn_patch_end = .;
__gl_2insn_patch = .;
.gl_2insn_patch : { *(.gl_2insn_patch) }
__gl_2insn_patch_end = .;
__sun4v_1insn_patch = .;
.sun4v_1insn_patch : { *(.sun4v_1insn_patch) }
__sun4v_1insn_patch_end = .;
__sun4v_2insn_patch = .;
.sun4v_2insn_patch : { *(.sun4v_2insn_patch) }
__sun4v_2insn_patch_end = .;
. = ALIGN(8192);
__initramfs_start = .;
.init.ramfs : { *(.init.ramfs) }
Expand Down
4 changes: 2 additions & 2 deletions arch/sparc64/mm/ultra.S
Original file line number Diff line number Diff line change
Expand Up @@ -447,7 +447,7 @@ xcall_sync_tick:

661: rdpr %pstate, %g2
wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down Expand Up @@ -478,7 +478,7 @@ xcall_report_regs:

661: rdpr %pstate, %g2
wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
.section .gl_2insn_patch, "ax"
.section .sun4v_2insn_patch, "ax"
.word 661b
nop
nop
Expand Down
11 changes: 7 additions & 4 deletions include/asm-sparc64/cpudata.h
Original file line number Diff line number Diff line change
Expand Up @@ -78,17 +78,20 @@ struct cpuid_patch_entry {
extern struct cpuid_patch_entry __cpuid_patch, __cpuid_patch_end;
#endif

struct gl_1insn_patch_entry {
struct sun4v_1insn_patch_entry {
unsigned int addr;
unsigned int insn;
};
extern struct gl_1insn_patch_entry __gl_1insn_patch, __gl_1insn_patch_end;
extern struct sun4v_1insn_patch_entry __sun4v_1insn_patch,
__sun4v_1insn_patch_end;

struct gl_2insn_patch_entry {
struct sun4v_2insn_patch_entry {
unsigned int addr;
unsigned int insns[2];
};
extern struct gl_2insn_patch_entry __gl_2insn_patch, __gl_2insn_patch_end;
extern struct sun4v_2insn_patch_entry __sun4v_2insn_patch,
__sun4v_2insn_patch_end;

#endif /* !(__ASSEMBLY__) */

#define TRAP_PER_CPU_THREAD 0x00
Expand Down

0 comments on commit df7d6ae

Please sign in to comment.