-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
arm64: dts: mediatek: add mt6795 support
This adds basic chip support for MT6795 SoC Signed-off-by: Mars Cheng <mars.cheng@mediatek.com> Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
- Loading branch information
Mars Cheng
authored and
Matthias Brugger
committed
Jul 23, 2015
1 parent
afc257b
commit e269452
Showing
3 changed files
with
204 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -1,3 +1,4 @@ | ||
dtb-$(CONFIG_ARCH_MEDIATEK) += mt6795-evb.dtb | ||
dtb-$(CONFIG_ARCH_MEDIATEK) += mt8173-evb.dtb | ||
|
||
always := $(dtb-y) | ||
|
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,41 @@ | ||
/* | ||
* Copyright (c) 2015 MediaTek Inc. | ||
* Author: Mars.C <mars.cheng@mediatek.com> | ||
* | ||
* This program is free software; you can redistribute it and/or modify | ||
* it under the terms of the GNU General Public License version 2 as | ||
* published by the Free Software Foundation. | ||
* | ||
* This program is distributed in the hope that it will be useful, | ||
* but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
* GNU General Public License for more details. | ||
*/ | ||
|
||
/dts-v1/; | ||
#include "mt6795.dtsi" | ||
|
||
/ { | ||
model = "MediaTek MT6795 Evaluation Board"; | ||
compatible = "mediatek,mt6795-evb", "mediatek,mt6795"; | ||
|
||
aliases { | ||
serial0 = &uart0; | ||
serial1 = &uart1; | ||
serial2 = &uart2; | ||
serial3 = &uart3; | ||
}; | ||
|
||
memory@40000000 { | ||
device_type = "memory"; | ||
reg = <0 0x40000000 0 0x1e800000>; | ||
}; | ||
|
||
chosen { | ||
stdout-path = "serial0:921600n8"; | ||
}; | ||
}; | ||
|
||
&uart0 { | ||
status = "okay"; | ||
}; |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,162 @@ | ||
/* | ||
* Copyright (c) 2015 MediaTek Inc. | ||
* Author: Mars.C <mars.cheng@mediatek.com> | ||
* | ||
* This program is free software; you can redistribute it and/or modify | ||
* it under the terms of the GNU General Public License version 2 as | ||
* published by the Free Software Foundation. | ||
* | ||
* This program is distributed in the hope that it will be useful, | ||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
* GNU General Public License for more details. | ||
*/ | ||
|
||
#include <dt-bindings/interrupt-controller/irq.h> | ||
#include <dt-bindings/interrupt-controller/arm-gic.h> | ||
|
||
/ { | ||
compatible = "mediatek,mt6795"; | ||
interrupt-parent = <&sysirq>; | ||
#address-cells = <2>; | ||
#size-cells = <2>; | ||
|
||
cpus { | ||
#address-cells = <1>; | ||
#size-cells = <0>; | ||
|
||
cpu0: cpu@0 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x000>; | ||
}; | ||
|
||
cpu1: cpu@1 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x001>; | ||
}; | ||
|
||
cpu2: cpu@2 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x002>; | ||
}; | ||
|
||
cpu3: cpu@3 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x003>; | ||
}; | ||
|
||
cpu4: cpu@100 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x100>; | ||
}; | ||
|
||
cpu5: cpu@101 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x101>; | ||
}; | ||
|
||
cpu6: cpu@102 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x102>; | ||
}; | ||
|
||
cpu7: cpu@103 { | ||
device_type = "cpu"; | ||
compatible = "arm,cortex-a53"; | ||
reg = <0x103>; | ||
}; | ||
}; | ||
|
||
system_clk: dummy13m { | ||
compatible = "fixed-clock"; | ||
clock-frequency = <13000000>; | ||
#clock-cells = <0>; | ||
}; | ||
|
||
rtc_clk: dummy32k { | ||
compatible = "fixed-clock"; | ||
clock-frequency = <32000>; | ||
#clock-cells = <0>; | ||
}; | ||
|
||
uart_clk: dummy26m { | ||
compatible = "fixed-clock"; | ||
clock-frequency = <26000000>; | ||
#clock-cells = <0>; | ||
}; | ||
|
||
timer { | ||
compatible = "arm,armv8-timer"; | ||
interrupt-parent = <&gic>; | ||
interrupts = <GIC_PPI 13 | ||
(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, | ||
<GIC_PPI 14 | ||
(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, | ||
<GIC_PPI 11 | ||
(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, | ||
<GIC_PPI 10 | ||
(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; | ||
}; | ||
|
||
sysirq: intpol-controller@10200620 { | ||
compatible = "mediatek,mt6795-sysirq", | ||
"mediatek,mt6577-sysirq"; | ||
interrupt-controller; | ||
#interrupt-cells = <3>; | ||
interrupt-parent = <&gic>; | ||
reg = <0 0x10200620 0 0x20>; | ||
}; | ||
|
||
gic: interrupt-controller@10221000 { | ||
compatible = "arm,gic-400"; | ||
#interrupt-cells = <3>; | ||
interrupt-parent = <&gic>; | ||
interrupt-controller; | ||
reg = <0 0x10221000 0 0x1000>, | ||
<0 0x10222000 0 0x2000>, | ||
<0 0x10224000 0 0x2000>, | ||
<0 0x10226000 0 0x2000>; | ||
}; | ||
|
||
uart0: serial@11002000 { | ||
compatible = "mediatek,mt6795-uart", | ||
"mediatek,mt6577-uart"; | ||
reg = <0 0x11002000 0 0x400>; | ||
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>; | ||
clocks = <&uart_clk>; | ||
status = "disabled"; | ||
}; | ||
|
||
uart1: serial@11003000 { | ||
compatible = "mediatek,mt6795-uart", | ||
"mediatek,mt6577-uart"; | ||
reg = <0 0x11003000 0 0x400>; | ||
interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>; | ||
clocks = <&uart_clk>; | ||
status = "disabled"; | ||
}; | ||
|
||
uart2: serial@11004000 { | ||
compatible = "mediatek,mt6795-uart", | ||
"mediatek,mt6577-uart"; | ||
reg = <0 0x11004000 0 0x400>; | ||
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>; | ||
clocks = <&uart_clk>; | ||
status = "disabled"; | ||
}; | ||
|
||
uart3: serial@11005000 { | ||
compatible = "mediatek,mt6795-uart", | ||
"mediatek,mt6577-uart"; | ||
reg = <0 0x11005000 0 0x400>; | ||
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>; | ||
clocks = <&uart_clk>; | ||
status = "disabled"; | ||
}; | ||
}; |