-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
dt-bindings: imx: Add pinctrl binding doc for i.MX8MN
Add binding doc for i.MX8MN pinctrl driver. Signed-off-by: Anson Huang <Anson.Huang@nxp.com> Acked-by: Dong Aisheng <aisheng.dong@nxp.com> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
- Loading branch information
Anson Huang
authored and
Linus Walleij
committed
Jun 25, 2019
1 parent
a6c929f
commit 124ecd6
Showing
2 changed files
with
685 additions
and
0 deletions.
There are no files selected for viewing
39 changes: 39 additions & 0 deletions
39
Documentation/devicetree/bindings/pinctrl/fsl,imx8mn-pinctrl.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,39 @@ | ||
* Freescale IMX8MN IOMUX Controller | ||
|
||
Please refer to fsl,imx-pinctrl.txt and pinctrl-bindings.txt in this directory | ||
for common binding part and usage. | ||
|
||
Required properties: | ||
- compatible: "fsl,imx8mn-iomuxc" | ||
- reg: should contain the base physical address and size of the iomuxc | ||
registers. | ||
|
||
Required properties in sub-nodes: | ||
- fsl,pins: each entry consists of 6 integers and represents the mux and config | ||
setting for one pin. The first 5 integers <mux_reg conf_reg input_reg mux_val | ||
input_val> are specified using a PIN_FUNC_ID macro, which can be found in | ||
<arch/arm64/boot/dts/freescale/imx8mn-pinfunc.h>. The last integer CONFIG is | ||
the pad setting value like pull-up on this pin. Please refer to i.MX8M Nano | ||
Reference Manual for detailed CONFIG settings. | ||
|
||
Examples: | ||
|
||
&uart1 { | ||
pinctrl-names = "default"; | ||
pinctrl-0 = <&pinctrl_uart1>; | ||
}; | ||
|
||
iomuxc: pinctrl@30330000 { | ||
compatible = "fsl,imx8mn-iomuxc"; | ||
reg = <0x0 0x30330000 0x0 0x10000>; | ||
|
||
pinctrl_uart1: uart1grp { | ||
fsl,pins = < | ||
MX8MN_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140 | ||
MX8MN_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140 | ||
MX8MN_IOMUXC_UART3_RXD_UART1_DCE_CTS_B 0x140 | ||
MX8MN_IOMUXC_UART3_TXD_UART1_DCE_RTS_B 0x140 | ||
MX8MN_IOMUXC_SD1_DATA4_GPIO2_IO6 0x19 | ||
>; | ||
}; | ||
}; |
Oops, something went wrong.