Skip to content

Commit

Permalink
x86/kvm: Drop L1TF MSR list approach
Browse files Browse the repository at this point in the history
The VMX module parameter to control the L1D flush should become
writeable.

The MSR list is set up at VM init per guest VCPU, but the run time
switching is based on a static key which is global. Toggling the MSR list
at run time might be feasible, but for now drop this optimization and use
the regular MSR write to make run-time switching possible.

The default mitigation is the conditional flush anyway, so for extra
paranoid setups this will add some small overhead, but the extra code
executed is in the noise compared to the flush itself.

Aside of that the EPT disabled case is not handled correctly at the moment
and the MSR list magic is in the way for fixing that as well.

If it's really providing a significant advantage, then this needs to be
revisited after the code is correct and the control is writable.

Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Tested-by: Jiri Kosina <jkosina@suse.cz>
Reviewed-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Reviewed-by: Josh Poimboeuf <jpoimboe@redhat.com>
Link: https://lkml.kernel.org/r/20180713142322.516940445@linutronix.de
  • Loading branch information
Thomas Gleixner committed Jul 13, 2018
1 parent 72c6d2d commit 2f05594
Showing 1 changed file with 7 additions and 36 deletions.
43 changes: 7 additions & 36 deletions arch/x86/kvm/vmx.c
Original file line number Diff line number Diff line change
Expand Up @@ -6231,16 +6231,6 @@ static void ept_set_mmio_spte_mask(void)
VMX_EPT_MISCONFIG_WX_VALUE);
}

static bool vmx_l1d_use_msr_save_list(void)
{
if (!enable_ept || !boot_cpu_has_bug(X86_BUG_L1TF) ||
static_cpu_has(X86_FEATURE_HYPERVISOR) ||
!static_cpu_has(X86_FEATURE_FLUSH_L1D))
return false;

return vmentry_l1d_flush == VMENTER_L1D_FLUSH_ALWAYS;
}

#define VMX_XSS_EXIT_BITMAP 0
/*
* Sets up the vmcs for emulated real mode.
Expand Down Expand Up @@ -6362,12 +6352,6 @@ static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
}
/*
* If flushing the L1D cache on every VMENTER is enforced and the
* MSR is available, use the MSR save list.
*/
if (vmx_l1d_use_msr_save_list())
add_atomic_switch_msr(vmx, MSR_IA32_FLUSH_CMD, L1D_FLUSH, 0, true);
}

static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Expand Down Expand Up @@ -9617,26 +9601,14 @@ static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
bool always;

/*
* This code is only executed when:
* - the flush mode is 'cond'
* - the flush mode is 'always' and the flush MSR is not
* available
*
* If the CPU has the flush MSR then clear the flush bit because
* 'always' mode is handled via the MSR save list.
*
* If the MSR is not avaibable then act depending on the mitigation
* mode: If 'flush always', keep the flush bit set, otherwise clear
* it.
* This code is only executed when the the flush mode is 'cond' or
* 'always'
*
* The flush bit gets set again either from vcpu_run() or from one
* of the unsafe VMEXIT handlers.
* If 'flush always', keep the flush bit set, otherwise clear
* it. The flush bit gets set again either from vcpu_run() or from
* one of the unsafe VMEXIT handlers.
*/
if (static_cpu_has(X86_FEATURE_FLUSH_L1D))
always = false;
else
always = vmentry_l1d_flush == VMENTER_L1D_FLUSH_ALWAYS;

always = vmentry_l1d_flush == VMENTER_L1D_FLUSH_ALWAYS;
vcpu->arch.l1tf_flush_l1d = always;

vcpu->stat.l1d_flush++;
Expand Down Expand Up @@ -13234,8 +13206,7 @@ static int __init vmx_setup_l1d_flush(void)

l1tf_vmx_mitigation = vmentry_l1d_flush;

if (vmentry_l1d_flush == VMENTER_L1D_FLUSH_NEVER ||
vmx_l1d_use_msr_save_list())
if (vmentry_l1d_flush == VMENTER_L1D_FLUSH_NEVER)
return 0;

if (!boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Expand Down

0 comments on commit 2f05594

Please sign in to comment.