-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
dt-bindings: phy: add yaml binding for rockchip,px30-dsi-dphy
This adds a yaml binding for the external dsi phy found on Rockchip socs of the px30, rk3128 and rk3368 variants. Signed-off-by: Heiko Stuebner <heiko@sntech.de> Reviewed-by: Rob Herring <robh@kernel.org> Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
- Loading branch information
Heiko Stuebner
authored and
Kishon Vijay Abraham I
committed
Oct 31, 2019
1 parent
b7535a3
commit 3817c79
Showing
1 changed file
with
75 additions
and
0 deletions.
There are no files selected for viewing
75 changes: 75 additions & 0 deletions
75
Documentation/devicetree/bindings/phy/rockchip,px30-dsi-dphy.yaml
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,75 @@ | ||
# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) | ||
%YAML 1.2 | ||
--- | ||
$id: http://devicetree.org/schemas/phy/rockchip,px30-dsi-dphy.yaml# | ||
$schema: http://devicetree.org/meta-schemas/core.yaml# | ||
|
||
title: Rockchip MIPI DPHY with additional LVDS/TTL modes | ||
|
||
maintainers: | ||
- Heiko Stuebner <heiko@sntech.de> | ||
|
||
properties: | ||
"#phy-cells": | ||
const: 0 | ||
|
||
"#clock-cells": | ||
const: 0 | ||
|
||
compatible: | ||
enum: | ||
- rockchip,px30-dsi-dphy | ||
- rockchip,rk3128-dsi-dphy | ||
- rockchip,rk3368-dsi-dphy | ||
|
||
reg: | ||
maxItems: 1 | ||
|
||
clocks: | ||
items: | ||
- description: PLL reference clock | ||
- description: Module clock | ||
|
||
clock-names: | ||
items: | ||
- const: ref | ||
- const: pclk | ||
|
||
power-domains: | ||
maxItems: 1 | ||
description: phandle to the associated power domain | ||
|
||
resets: | ||
items: | ||
- description: exclusive PHY reset line | ||
|
||
reset-names: | ||
items: | ||
- const: apb | ||
|
||
required: | ||
- "#phy-cells" | ||
- "#clock-cells" | ||
- compatible | ||
- reg | ||
- clocks | ||
- clock-names | ||
- resets | ||
- reset-names | ||
|
||
additionalProperties: false | ||
|
||
examples: | ||
- | | ||
dsi_dphy: phy@ff2e0000 { | ||
compatible = "rockchip,px30-video-phy"; | ||
reg = <0x0 0xff2e0000 0x0 0x10000>; | ||
clocks = <&pmucru 13>, <&cru 12>; | ||
clock-names = "ref", "pclk"; | ||
#clock-cells = <0>; | ||
resets = <&cru 12>; | ||
reset-names = "apb"; | ||
#phy-cells = <0>; | ||
}; | ||
... |