-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
dt-bindings: add documentation for rk3288 cru
This adds the dt-binding documentation for the clock and reset unit found on Rockchip rk3288 SoCs. Signed-off-by: Heiko Stuebner <heiko@sntech.de> Acked-By: Max Schwarz <max.schwarz@online.de> Tested-By: Max Schwarz <max.schwarz@online.de> Signed-off-by: Mike Turquette <mturquette@linaro.org>
- Loading branch information
Heiko Stübner
authored and
Mike Turquette
committed
Jul 13, 2014
1 parent
2c14736
commit 5775b82
Showing
1 changed file
with
61 additions
and
0 deletions.
There are no files selected for viewing
61 changes: 61 additions & 0 deletions
61
Documentation/devicetree/bindings/clock/rockchip,rk3288-cru.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,61 @@ | ||
* Rockchip RK3288 Clock and Reset Unit | ||
|
||
The RK3288 clock controller generates and supplies clock to various | ||
controllers within the SoC and also implements a reset controller for SoC | ||
peripherals. | ||
|
||
Required Properties: | ||
|
||
- compatible: should be "rockchip,rk3288-cru" | ||
- reg: physical base address of the controller and length of memory mapped | ||
region. | ||
- #clock-cells: should be 1. | ||
- #reset-cells: should be 1. | ||
|
||
Optional Properties: | ||
|
||
- rockchip,grf: phandle to the syscon managing the "general register files" | ||
If missing pll rates are not changable, due to the missing pll lock status. | ||
|
||
Each clock is assigned an identifier and client nodes can use this identifier | ||
to specify the clock which they consume. All available clocks are defined as | ||
preprocessor macros in the dt-bindings/clock/rk3288-cru.h headers and can be | ||
used in device tree sources. Similar macros exist for the reset sources in | ||
these files. | ||
|
||
External clocks: | ||
|
||
There are several clocks that are generated outside the SoC. It is expected | ||
that they are defined using standard clock bindings with following | ||
clock-output-names: | ||
- "xin24m" - crystal input - required, | ||
- "xin32k" - rtc clock - optional, | ||
- "ext_i2s" - external I2S clock - optional, | ||
- "ext_hsadc" - external HSADC clock - optional, | ||
- "ext_edp_24m" - external display port clock - optional, | ||
- "ext_vip" - external VIP clock - optional, | ||
- "ext_isp" - external ISP clock - optional, | ||
- "ext_jtag" - external JTAG clock - optional | ||
|
||
Example: Clock controller node: | ||
|
||
cru: cru@20000000 { | ||
compatible = "rockchip,rk3188-cru"; | ||
reg = <0x20000000 0x1000>; | ||
rockchip,grf = <&grf>; | ||
|
||
#clock-cells = <1>; | ||
#reset-cells = <1>; | ||
}; | ||
|
||
Example: UART controller node that consumes the clock generated by the clock | ||
controller: | ||
|
||
uart0: serial@10124000 { | ||
compatible = "snps,dw-apb-uart"; | ||
reg = <0x10124000 0x400>; | ||
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; | ||
reg-shift = <2>; | ||
reg-io-width = <1>; | ||
clocks = <&cru SCLK_UART0>; | ||
}; |