-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
powerpc/85xx: mpc8548cds - add 36-bit dts
Create mpc8548cds_36b.dts. Support 36-bit mode. Signed-off-by: Zhao Chenhui <chenhui.zhao@freescale.com> Signed-off-by: Li Yang <leoli@freescale.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
- Loading branch information
Zhao Chenhui
authored and
Kumar Gala
committed
Mar 16, 2012
1 parent
0d4fdd3
commit a2279e3
Showing
1 changed file
with
86 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,86 @@ | ||
/* | ||
* MPC8548 CDS Device Tree Source (36-bit address map) | ||
* | ||
* Copyright 2012 Freescale Semiconductor Inc. | ||
* | ||
* This program is free software; you can redistribute it and/or modify it | ||
* under the terms of the GNU General Public License as published by the | ||
* Free Software Foundation; either version 2 of the License, or (at your | ||
* option) any later version. | ||
*/ | ||
|
||
/include/ "fsl/mpc8548si-pre.dtsi" | ||
|
||
/ { | ||
model = "MPC8548CDS"; | ||
compatible = "MPC8548CDS", "MPC85xxCDS"; | ||
|
||
memory { | ||
device_type = "memory"; | ||
reg = <0 0 0x0 0x8000000>; // 128M at 0x0 | ||
}; | ||
|
||
board_lbc: lbc: localbus@fe0005000 { | ||
reg = <0xf 0xe0005000 0 0x1000>; | ||
|
||
ranges = <0x0 0x0 0xf 0xff000000 0x01000000 | ||
0x1 0x0 0xf 0xf8004000 0x00001000>; | ||
|
||
}; | ||
|
||
board_soc: soc: soc8548@fe0000000 { | ||
ranges = <0 0xf 0xe0000000 0x100000>; | ||
}; | ||
|
||
board_pci0: pci0: pci@fe0008000 { | ||
reg = <0xf 0xe0008000 0 0x1000>; | ||
ranges = <0x2000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x10000000 | ||
0x1000000 0x0 0x00000000 0xf 0xe2000000 0x0 0x800000>; | ||
clock-frequency = <66666666>; | ||
}; | ||
|
||
pci1: pci@fe0009000 { | ||
reg = <0xf 0xe0009000 0 0x1000>; | ||
ranges = <0x2000000 0x0 0xe0000000 0xc 0x10000000 0x0 0x10000000 | ||
0x1000000 0x0 0x00000000 0xf 0xe2800000 0x0 0x800000>; | ||
clock-frequency = <66666666>; | ||
interrupt-map-mask = <0xf800 0x0 0x0 0x7>; | ||
interrupt-map = < | ||
|
||
/* IDSEL 0x15 */ | ||
0xa800 0x0 0x0 0x1 &mpic 0xb 0x1 0 0 | ||
0xa800 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 | ||
0xa800 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 | ||
0xa800 0x0 0x0 0x4 &mpic 0x3 0x1 0 0>; | ||
}; | ||
|
||
pci2: pcie@fe000a000 { | ||
reg = <0xf 0xe000a000 0 0x1000>; | ||
ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 | ||
0x1000000 0x0 0x00000000 0xf 0xe3000000 0x0 0x100000>; | ||
pcie@0 { | ||
ranges = <0x2000000 0x0 0xa0000000 | ||
0x2000000 0x0 0xa0000000 | ||
0x0 0x20000000 | ||
|
||
0x1000000 0x0 0x0 | ||
0x1000000 0x0 0x0 | ||
0x0 0x100000>; | ||
}; | ||
}; | ||
|
||
rio: rapidio@fe00c0000 { | ||
reg = <0xf 0xe00c0000 0x0 0x20000>; | ||
port1 { | ||
ranges = <0x0 0x0 0xc 0x40000000 0x0 0x20000000>; | ||
}; | ||
}; | ||
}; | ||
|
||
/* | ||
* mpc8548cds.dtsi must be last to ensure board_pci0 overrides pci0 settings | ||
* for interrupt-map & interrupt-map-mask. | ||
*/ | ||
|
||
/include/ "fsl/mpc8548si-post.dtsi" | ||
/include/ "mpc8548cds.dtsi" |