Skip to content

Commit

Permalink
media: staging: dt-bindings: add Rockchip MIPI RX D-PHY RX0 yaml bind…
Browse files Browse the repository at this point in the history
…ings

Add yaml DT bindings for Rockchip MIPI D-PHY RX

This was tested and verified with:
mv drivers/staging/media/phy-rockchip-dphy-rx0/Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml  Documentation/devicetree/bindings/phy/
make dt_binding_check DT_SCHEMA_FILES=Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml
make dtbs_check DT_SCHEMA_FILES=Documentation/devicetree/bindings/phy/rockchip-mipi-dphy-rx0.yaml

Signed-off-by: Helen Koike <helen.koike@collabora.com>
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: Hans Verkuil <hverkuil-cisco@xs4all.nl>
Signed-off-by: Mauro Carvalho Chehab <mchehab+huawei@kernel.org>
  • Loading branch information
Helen Koike authored and Mauro Carvalho Chehab committed Jan 9, 2020
1 parent 25cb42a commit b18f7f9
Showing 1 changed file with 76 additions and 0 deletions.
Original file line number Diff line number Diff line change
@@ -0,0 +1,76 @@
# SPDX-License-Identifier: (GPL-2.0+ OR MIT)
%YAML 1.2
---
$id: http://devicetree.org/schemas/phy/rockchip-mipi-dphy-rx0.yaml#
$schema: http://devicetree.org/meta-schemas/core.yaml#

title: Rockchip SoC MIPI RX0 D-PHY Device Tree Bindings

maintainers:
- Helen Koike <helen.koike@collabora.com>
- Ezequiel Garcia <ezequiel@collabora.com>

description: |
The Rockchip SoC has a MIPI D-PHY bus with an RX0 entry which connects to
the ISP1 (Image Signal Processing unit v1.0) for CSI cameras.
properties:
compatible:
const: rockchip,rk3399-mipi-dphy-rx0

reg:
maxItems: 1

clocks:
items:
- description: MIPI D-PHY ref clock
- description: MIPI D-PHY RX0 cfg clock
- description: Video in/out general register file clock

clock-names:
items:
- const: dphy-ref
- const: dphy-cfg
- const: grf

'#phy-cells':
const: 0

power-domains:
description: Video in/out power domain.
maxItems: 1

required:
- compatible
- clocks
- clock-names
- '#phy-cells'
- power-domains

additionalProperties: false

examples:
- |
/*
* MIPI D-PHY RX0 use registers in "general register files", it
* should be a child of the GRF.
*
* grf: syscon@ff770000 {
* compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd";
* ...
* };
*/
#include <dt-bindings/clock/rk3399-cru.h>
#include <dt-bindings/power/rk3399-power.h>
mipi_dphy_rx0: mipi-dphy-rx0 {
compatible = "rockchip,rk3399-mipi-dphy-rx0";
clocks = <&cru SCLK_MIPIDPHY_REF>,
<&cru SCLK_DPHY_RX0_CFG>,
<&cru PCLK_VIO_GRF>;
clock-names = "dphy-ref", "dphy-cfg", "grf";
power-domains = <&power RK3399_PD_VIO>;
#phy-cells = <0>;
};

0 comments on commit b18f7f9

Please sign in to comment.