-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
drm/amdgpu: add VCE 3.0 register headers
These are register headers for the VCE (Video Codec Engine) block on the GPU. Acked-by: Christian König <christian.koenig@amd.com> Acked-by: Jammy Zhou <Jammy.Zhou@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
- Loading branch information
Alex Deucher
committed
Jun 4, 2015
1 parent
683595a
commit c481a68
Showing
2 changed files
with
193 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,73 @@ | ||
/* | ||
* VCE_3_0 Register documentation | ||
* | ||
* Copyright (C) 2014 Advanced Micro Devices, Inc. | ||
* | ||
* Permission is hereby granted, free of charge, to any person obtaining a | ||
* copy of this software and associated documentation files (the "Software"), | ||
* to deal in the Software without restriction, including without limitation | ||
* the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
* and/or sell copies of the Software, and to permit persons to whom the | ||
* Software is furnished to do so, subject to the following conditions: | ||
* | ||
* The above copyright notice and this permission notice shall be included | ||
* in all copies or substantial portions of the Software. | ||
* | ||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | ||
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN | ||
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | ||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
*/ | ||
|
||
#ifndef VCE_3_0_D_H | ||
#define VCE_3_0_D_H | ||
|
||
#define mmVCE_STATUS 0x8001 | ||
#define mmVCE_VCPU_CNTL 0x8005 | ||
#define mmVCE_VCPU_CACHE_OFFSET0 0x8009 | ||
#define mmVCE_VCPU_CACHE_SIZE0 0x800a | ||
#define mmVCE_VCPU_CACHE_OFFSET1 0x800b | ||
#define mmVCE_VCPU_CACHE_SIZE1 0x800c | ||
#define mmVCE_VCPU_CACHE_OFFSET2 0x800d | ||
#define mmVCE_VCPU_CACHE_SIZE2 0x800e | ||
#define mmVCE_SOFT_RESET 0x8048 | ||
#define mmVCE_RB_BASE_LO2 0x805b | ||
#define mmVCE_RB_BASE_HI2 0x805c | ||
#define mmVCE_RB_SIZE2 0x805d | ||
#define mmVCE_RB_RPTR2 0x805e | ||
#define mmVCE_RB_WPTR2 0x805f | ||
#define mmVCE_RB_BASE_LO 0x8060 | ||
#define mmVCE_RB_BASE_HI 0x8061 | ||
#define mmVCE_RB_SIZE 0x8062 | ||
#define mmVCE_RB_RPTR 0x8063 | ||
#define mmVCE_RB_WPTR 0x8064 | ||
#define mmVCE_RB_ARB_CTRL 0x809f | ||
#define mmVCE_CLOCK_GATING_A 0x80be | ||
#define mmVCE_CLOCK_GATING_B 0x80bf | ||
#define mmVCE_RB_BASE_LO3 0x80d4 | ||
#define mmVCE_RB_BASE_HI3 0x80d5 | ||
#define mmVCE_RB_SIZE3 0x80d6 | ||
#define mmVCE_RB_RPTR3 0x80d7 | ||
#define mmVCE_RB_WPTR3 0x80d8 | ||
#define mmVCE_UENC_DMA_DCLK_CTRL 0x8390 | ||
#define mmVCE_UENC_CLOCK_GATING 0x81ef | ||
#define mmVCE_UENC_REG_CLOCK_GATING 0x81f0 | ||
#define mmVCE_UENC_CLOCK_GATING_2 0x8210 | ||
#define mmVCE_SYS_INT_EN 0x8540 | ||
#define mmVCE_SYS_INT_STATUS 0x8541 | ||
#define mmVCE_SYS_INT_ACK 0x8541 | ||
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR 0x8597 | ||
#define mmVCE_LMI_CTRL2 0x859d | ||
#define mmVCE_LMI_SWAP_CNTL3 0x859e | ||
#define mmVCE_LMI_CTRL 0x85a6 | ||
#define mmVCE_LMI_STATUS 0x85a7 | ||
#define mmVCE_LMI_VM_CTRL 0x85a8 | ||
#define mmVCE_LMI_SWAP_CNTL 0x85ad | ||
#define mmVCE_LMI_SWAP_CNTL1 0x85ae | ||
#define mmVCE_LMI_SWAP_CNTL2 0x85b3 | ||
#define mmVCE_LMI_MISC_CTRL 0x85b5 | ||
#define mmVCE_LMI_CACHE_CTRL 0x85bd | ||
|
||
#endif /* VCE_3_0_D_H */ |
120 changes: 120 additions & 0 deletions
120
drivers/gpu/drm/amd/include/asic_reg/vce/vce_3_0_sh_mask.h
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,120 @@ | ||
/* | ||
* VCE_3_0 Register documentation | ||
* | ||
* Copyright (C) 2014 Advanced Micro Devices, Inc. | ||
* | ||
* Permission is hereby granted, free of charge, to any person obtaining a | ||
* copy of this software and associated documentation files (the "Software"), | ||
* to deal in the Software without restriction, including without limitation | ||
* the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
* and/or sell copies of the Software, and to permit persons to whom the | ||
* Software is furnished to do so, subject to the following conditions: | ||
* | ||
* The above copyright notice and this permission notice shall be included | ||
* in all copies or substantial portions of the Software. | ||
* | ||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | ||
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN | ||
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | ||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | ||
*/ | ||
|
||
#ifndef VCE_3_0_SH_MASK_H | ||
#define VCE_3_0_SH_MASK_H | ||
|
||
#define VCE_STATUS__JOB_BUSY_MASK 0x1 | ||
#define VCE_STATUS__JOB_BUSY__SHIFT 0x0 | ||
#define VCE_STATUS__VCPU_REPORT_MASK 0xfe | ||
#define VCE_STATUS__VCPU_REPORT__SHIFT 0x1 | ||
#define VCE_STATUS__UENC_BUSY_MASK 0x100 | ||
#define VCE_STATUS__UENC_BUSY__SHIFT 0x8 | ||
#define VCE_STATUS__VCE_CONFIGURATION_MASK 0xc00000 | ||
#define VCE_STATUS__VCE_CONFIGURATION__SHIFT 0x16 | ||
#define VCE_STATUS__VCE_INSTANCE_ID_MASK 0x3000000 | ||
#define VCE_STATUS__VCE_INSTANCE_ID__SHIFT 0x18 | ||
#define VCE_VCPU_CNTL__CLK_EN_MASK 0x1 | ||
#define VCE_VCPU_CNTL__CLK_EN__SHIFT 0x0 | ||
#define VCE_VCPU_CNTL__RBBM_SOFT_RESET_MASK 0x40000 | ||
#define VCE_VCPU_CNTL__RBBM_SOFT_RESET__SHIFT 0x12 | ||
#define VCE_VCPU_CACHE_OFFSET0__OFFSET_MASK 0xfffffff | ||
#define VCE_VCPU_CACHE_OFFSET0__OFFSET__SHIFT 0x0 | ||
#define VCE_VCPU_CACHE_SIZE0__SIZE_MASK 0xffffff | ||
#define VCE_VCPU_CACHE_SIZE0__SIZE__SHIFT 0x0 | ||
#define VCE_VCPU_CACHE_OFFSET1__OFFSET_MASK 0xfffffff | ||
#define VCE_VCPU_CACHE_OFFSET1__OFFSET__SHIFT 0x0 | ||
#define VCE_VCPU_CACHE_SIZE1__SIZE_MASK 0xffffff | ||
#define VCE_VCPU_CACHE_SIZE1__SIZE__SHIFT 0x0 | ||
#define VCE_VCPU_CACHE_OFFSET2__OFFSET_MASK 0xfffffff | ||
#define VCE_VCPU_CACHE_OFFSET2__OFFSET__SHIFT 0x0 | ||
#define VCE_VCPU_CACHE_SIZE2__SIZE_MASK 0xffffff | ||
#define VCE_VCPU_CACHE_SIZE2__SIZE__SHIFT 0x0 | ||
#define VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK 0x1 | ||
#define VCE_SOFT_RESET__ECPU_SOFT_RESET__SHIFT 0x0 | ||
#define VCE_RB_BASE_LO2__RB_BASE_LO_MASK 0xffffffc0 | ||
#define VCE_RB_BASE_LO2__RB_BASE_LO__SHIFT 0x6 | ||
#define VCE_RB_BASE_HI2__RB_BASE_HI_MASK 0xffffffff | ||
#define VCE_RB_BASE_HI2__RB_BASE_HI__SHIFT 0x0 | ||
#define VCE_RB_SIZE2__RB_SIZE_MASK 0x7ffff0 | ||
#define VCE_RB_SIZE2__RB_SIZE__SHIFT 0x4 | ||
#define VCE_RB_RPTR2__RB_RPTR_MASK 0x7ffff0 | ||
#define VCE_RB_RPTR2__RB_RPTR__SHIFT 0x4 | ||
#define VCE_RB_WPTR2__RB_WPTR_MASK 0x7ffff0 | ||
#define VCE_RB_WPTR2__RB_WPTR__SHIFT 0x4 | ||
#define VCE_RB_BASE_LO__RB_BASE_LO_MASK 0xffffffc0 | ||
#define VCE_RB_BASE_LO__RB_BASE_LO__SHIFT 0x6 | ||
#define VCE_RB_BASE_HI__RB_BASE_HI_MASK 0xffffffff | ||
#define VCE_RB_BASE_HI__RB_BASE_HI__SHIFT 0x0 | ||
#define VCE_RB_SIZE__RB_SIZE_MASK 0x7ffff0 | ||
#define VCE_RB_SIZE__RB_SIZE__SHIFT 0x4 | ||
#define VCE_RB_RPTR__RB_RPTR_MASK 0x7ffff0 | ||
#define VCE_RB_RPTR__RB_RPTR__SHIFT 0x4 | ||
#define VCE_RB_WPTR__RB_WPTR_MASK 0x7ffff0 | ||
#define VCE_RB_WPTR__RB_WPTR__SHIFT 0x4 | ||
#define VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE_MASK 0x10000 | ||
#define VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE__SHIFT 0x10 | ||
#define VCE_RB_BASE_LO3__RB_BASE_LO_MASK 0xffffffc0 | ||
#define VCE_RB_BASE_LO3__RB_BASE_LO__SHIFT 0x6 | ||
#define VCE_RB_BASE_HI3__RB_BASE_HI_MASK 0xffffffff | ||
#define VCE_RB_BASE_HI3__RB_BASE_HI__SHIFT 0x0 | ||
#define VCE_RB_SIZE3__RB_SIZE_MASK 0x7ffff0 | ||
#define VCE_RB_SIZE3__RB_SIZE__SHIFT 0x4 | ||
#define VCE_RB_RPTR3__RB_RPTR_MASK 0x7ffff0 | ||
#define VCE_RB_RPTR3__RB_RPTR__SHIFT 0x4 | ||
#define VCE_RB_WPTR3__RB_WPTR_MASK 0x7ffff0 | ||
#define VCE_RB_WPTR3__RB_WPTR__SHIFT 0x4 | ||
#define VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK 0x1 | ||
#define VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON__SHIFT 0x0 | ||
#define VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK 0x2 | ||
#define VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON__SHIFT 0x1 | ||
#define VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK 0x4 | ||
#define VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON__SHIFT 0x2 | ||
#define VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK 0x8 | ||
#define VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN__SHIFT 0x3 | ||
#define VCE_SYS_INT_STATUS__VCE_SYS_INT_TRAP_INTERRUPT_INT_MASK 0x8 | ||
#define VCE_SYS_INT_STATUS__VCE_SYS_INT_TRAP_INTERRUPT_INT__SHIFT 0x3 | ||
#define VCE_SYS_INT_ACK__VCE_SYS_INT_TRAP_INTERRUPT_ACK_MASK 0x8 | ||
#define VCE_SYS_INT_ACK__VCE_SYS_INT_TRAP_INTERRUPT_ACK__SHIFT 0x3 | ||
#define VCE_LMI_VCPU_CACHE_40BIT_BAR__BAR_MASK 0xffffffff | ||
#define VCE_LMI_VCPU_CACHE_40BIT_BAR__BAR__SHIFT 0x0 | ||
#define VCE_LMI_CTRL2__STALL_ARB_UMC_MASK 0x100 | ||
#define VCE_LMI_CTRL2__STALL_ARB_UMC__SHIFT 0x8 | ||
#define VCE_LMI_SWAP_CNTL3__RD_MC_CID_SWAP_MASK 0x3 | ||
#define VCE_LMI_SWAP_CNTL3__RD_MC_CID_SWAP__SHIFT 0x0 | ||
#define VCE_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK 0x200000 | ||
#define VCE_LMI_CTRL__VCPU_DATA_COHERENCY_EN__SHIFT 0x15 | ||
#define VCE_LMI_SWAP_CNTL__VCPU_W_MC_SWAP_MASK 0x3 | ||
#define VCE_LMI_SWAP_CNTL__VCPU_W_MC_SWAP__SHIFT 0x0 | ||
#define VCE_LMI_SWAP_CNTL__WR_MC_CID_SWAP_MASK 0x3ffc | ||
#define VCE_LMI_SWAP_CNTL__WR_MC_CID_SWAP__SHIFT 0x2 | ||
#define VCE_LMI_SWAP_CNTL1__VCPU_R_MC_SWAP_MASK 0x3 | ||
#define VCE_LMI_SWAP_CNTL1__VCPU_R_MC_SWAP__SHIFT 0x0 | ||
#define VCE_LMI_SWAP_CNTL1__RD_MC_CID_SWAP_MASK 0x3ffc | ||
#define VCE_LMI_SWAP_CNTL1__RD_MC_CID_SWAP__SHIFT 0x2 | ||
#define VCE_LMI_SWAP_CNTL2__WR_MC_CID_SWAP_MASK 0xff | ||
#define VCE_LMI_SWAP_CNTL2__WR_MC_CID_SWAP__SHIFT 0x0 | ||
#define VCE_LMI_CACHE_CTRL__VCPU_EN_MASK 0x1 | ||
#define VCE_LMI_CACHE_CTRL__VCPU_EN__SHIFT 0x0 | ||
|
||
#endif /* VCE_3_0_SH_MASK_H */ |