-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
can: Add xilinx CAN device tree bindings documentation
Add xilinx CAN bindings documentation. Signed-off-by: Kedareswara rao Appana <appanad@xilinx.com> Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Marc Kleine-Budde <mkl@pengutronix.de>
- Loading branch information
Kedareswara rao Appana
authored and
Marc Kleine-Budde
committed
May 26, 2014
1 parent
3bea8ed
commit e649c64
Showing
1 changed file
with
44 additions
and
0 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,44 @@ | ||
Xilinx Axi CAN/Zynq CANPS controller Device Tree Bindings | ||
--------------------------------------------------------- | ||
|
||
Required properties: | ||
- compatible : Should be "xlnx,zynq-can-1.0" for Zynq CAN | ||
controllers and "xlnx,axi-can-1.00.a" for Axi CAN | ||
controllers. | ||
- reg : Physical base address and size of the Axi CAN/Zynq | ||
CANPS registers map. | ||
- interrupts : Property with a value describing the interrupt | ||
number. | ||
- interrupt-parent : Must be core interrupt controller | ||
- clock-names : List of input clock names - "can_clk", "pclk" | ||
(For CANPS), "can_clk" , "s_axi_aclk"(For AXI CAN) | ||
(See clock bindings for details). | ||
- clocks : Clock phandles (see clock bindings for details). | ||
- tx-fifo-depth : Can Tx fifo depth. | ||
- rx-fifo-depth : Can Rx fifo depth. | ||
|
||
|
||
Example: | ||
|
||
For Zynq CANPS Dts file: | ||
zynq_can_0: can@e0008000 { | ||
compatible = "xlnx,zynq-can-1.0"; | ||
clocks = <&clkc 19>, <&clkc 36>; | ||
clock-names = "can_clk", "pclk"; | ||
reg = <0xe0008000 0x1000>; | ||
interrupts = <0 28 4>; | ||
interrupt-parent = <&intc>; | ||
tx-fifo-depth = <0x40>; | ||
rx-fifo-depth = <0x40>; | ||
}; | ||
For Axi CAN Dts file: | ||
axi_can_0: axi-can@40000000 { | ||
compatible = "xlnx,axi-can-1.00.a"; | ||
clocks = <&clkc 0>, <&clkc 1>; | ||
clock-names = "can_clk","s_axi_aclk" ; | ||
reg = <0x40000000 0x10000>; | ||
interrupt-parent = <&intc>; | ||
interrupts = <0 59 1>; | ||
tx-fifo-depth = <0x40>; | ||
rx-fifo-depth = <0x40>; | ||
}; |